Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 16 | 72.73 |
| Logical | 22 | 16 | 72.73 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
17454875 |
0 |
0 |
| T2 |
15794 |
1152 |
0 |
0 |
| T3 |
24065 |
1938 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
8374 |
0 |
0 |
| T7 |
54516 |
12052 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
34390 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
119818 |
0 |
0 |
| T13 |
260465 |
0 |
0 |
0 |
| T17 |
0 |
48223 |
0 |
0 |
| T19 |
0 |
3988 |
0 |
0 |
| T23 |
0 |
124649 |
0 |
0 |
| T42 |
0 |
89714 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
94966372 |
0 |
0 |
| T2 |
15794 |
15794 |
0 |
0 |
| T3 |
24065 |
23904 |
0 |
0 |
| T4 |
176 |
176 |
0 |
0 |
| T6 |
9508 |
9508 |
0 |
0 |
| T7 |
54516 |
54360 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
201658 |
0 |
0 |
| T11 |
12548 |
12548 |
0 |
0 |
| T12 |
642827 |
456161 |
0 |
0 |
| T13 |
260465 |
259584 |
0 |
0 |
| T19 |
0 |
39392 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
94966372 |
0 |
0 |
| T2 |
15794 |
15794 |
0 |
0 |
| T3 |
24065 |
23904 |
0 |
0 |
| T4 |
176 |
176 |
0 |
0 |
| T6 |
9508 |
9508 |
0 |
0 |
| T7 |
54516 |
54360 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
201658 |
0 |
0 |
| T11 |
12548 |
12548 |
0 |
0 |
| T12 |
642827 |
456161 |
0 |
0 |
| T13 |
260465 |
259584 |
0 |
0 |
| T19 |
0 |
39392 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
94966372 |
0 |
0 |
| T2 |
15794 |
15794 |
0 |
0 |
| T3 |
24065 |
23904 |
0 |
0 |
| T4 |
176 |
176 |
0 |
0 |
| T6 |
9508 |
9508 |
0 |
0 |
| T7 |
54516 |
54360 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
201658 |
0 |
0 |
| T11 |
12548 |
12548 |
0 |
0 |
| T12 |
642827 |
456161 |
0 |
0 |
| T13 |
260465 |
259584 |
0 |
0 |
| T19 |
0 |
39392 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
17454875 |
0 |
0 |
| T2 |
15794 |
1152 |
0 |
0 |
| T3 |
24065 |
1938 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
8374 |
0 |
0 |
| T7 |
54516 |
12052 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
34390 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
119818 |
0 |
0 |
| T13 |
260465 |
0 |
0 |
0 |
| T17 |
0 |
48223 |
0 |
0 |
| T19 |
0 |
3988 |
0 |
0 |
| T23 |
0 |
124649 |
0 |
0 |
| T42 |
0 |
89714 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
| Conditions | 22 | 18 | 81.82 |
| Logical | 22 | 18 | 81.82 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Covered | T2,T3,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T2,T3,T6 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T2,T3,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T6 |
| 1 | 0 | Covered | T2,T3,T6 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T6 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
18349437 |
0 |
0 |
| T2 |
15794 |
1290 |
0 |
0 |
| T3 |
24065 |
2064 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
9188 |
0 |
0 |
| T7 |
54516 |
12840 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
35650 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
125623 |
0 |
0 |
| T13 |
260465 |
0 |
0 |
0 |
| T17 |
0 |
50448 |
0 |
0 |
| T19 |
0 |
4112 |
0 |
0 |
| T23 |
0 |
131217 |
0 |
0 |
| T42 |
0 |
92662 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
94966372 |
0 |
0 |
| T2 |
15794 |
15794 |
0 |
0 |
| T3 |
24065 |
23904 |
0 |
0 |
| T4 |
176 |
176 |
0 |
0 |
| T6 |
9508 |
9508 |
0 |
0 |
| T7 |
54516 |
54360 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
201658 |
0 |
0 |
| T11 |
12548 |
12548 |
0 |
0 |
| T12 |
642827 |
456161 |
0 |
0 |
| T13 |
260465 |
259584 |
0 |
0 |
| T19 |
0 |
39392 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
94966372 |
0 |
0 |
| T2 |
15794 |
15794 |
0 |
0 |
| T3 |
24065 |
23904 |
0 |
0 |
| T4 |
176 |
176 |
0 |
0 |
| T6 |
9508 |
9508 |
0 |
0 |
| T7 |
54516 |
54360 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
201658 |
0 |
0 |
| T11 |
12548 |
12548 |
0 |
0 |
| T12 |
642827 |
456161 |
0 |
0 |
| T13 |
260465 |
259584 |
0 |
0 |
| T19 |
0 |
39392 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
94966372 |
0 |
0 |
| T2 |
15794 |
15794 |
0 |
0 |
| T3 |
24065 |
23904 |
0 |
0 |
| T4 |
176 |
176 |
0 |
0 |
| T6 |
9508 |
9508 |
0 |
0 |
| T7 |
54516 |
54360 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
201658 |
0 |
0 |
| T11 |
12548 |
12548 |
0 |
0 |
| T12 |
642827 |
456161 |
0 |
0 |
| T13 |
260465 |
259584 |
0 |
0 |
| T19 |
0 |
39392 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
18349437 |
0 |
0 |
| T2 |
15794 |
1290 |
0 |
0 |
| T3 |
24065 |
2064 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
9188 |
0 |
0 |
| T7 |
54516 |
12840 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
35650 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
125623 |
0 |
0 |
| T13 |
260465 |
0 |
0 |
0 |
| T17 |
0 |
50448 |
0 |
0 |
| T19 |
0 |
4112 |
0 |
0 |
| T23 |
0 |
131217 |
0 |
0 |
| T42 |
0 |
92662 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 12 | 85.71 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T2,T3,T4 |
| 0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
94966372 |
0 |
0 |
| T2 |
15794 |
15794 |
0 |
0 |
| T3 |
24065 |
23904 |
0 |
0 |
| T4 |
176 |
176 |
0 |
0 |
| T6 |
9508 |
9508 |
0 |
0 |
| T7 |
54516 |
54360 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
201658 |
0 |
0 |
| T11 |
12548 |
12548 |
0 |
0 |
| T12 |
642827 |
456161 |
0 |
0 |
| T13 |
260465 |
259584 |
0 |
0 |
| T19 |
0 |
39392 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
94966372 |
0 |
0 |
| T2 |
15794 |
15794 |
0 |
0 |
| T3 |
24065 |
23904 |
0 |
0 |
| T4 |
176 |
176 |
0 |
0 |
| T6 |
9508 |
9508 |
0 |
0 |
| T7 |
54516 |
54360 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
201658 |
0 |
0 |
| T11 |
12548 |
12548 |
0 |
0 |
| T12 |
642827 |
456161 |
0 |
0 |
| T13 |
260465 |
259584 |
0 |
0 |
| T19 |
0 |
39392 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
94966372 |
0 |
0 |
| T2 |
15794 |
15794 |
0 |
0 |
| T3 |
24065 |
23904 |
0 |
0 |
| T4 |
176 |
176 |
0 |
0 |
| T6 |
9508 |
9508 |
0 |
0 |
| T7 |
54516 |
54360 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
201658 |
0 |
0 |
| T11 |
12548 |
12548 |
0 |
0 |
| T12 |
642827 |
456161 |
0 |
0 |
| T13 |
260465 |
259584 |
0 |
0 |
| T19 |
0 |
39392 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 130 |
1 |
1 |
| 131 |
1 |
1 |
| 140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
| Conditions | 22 | 17 | 77.27 |
| Logical | 22 | 17 | 77.27 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T9,T12 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T8,T9 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T9,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T8,T9 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T9,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T9,T12 |
| 1 | 0 | 1 | Covered | T1,T9,T12 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T9,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
| -1- | Status | Tests |
| 0 | Covered | T1,T2,T3 |
| 1 | Covered | T1,T9,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T9,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T9,T12 |
| 1 | 0 | Covered | T1,T9,T12 |
| 1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
130 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T9,T12 |
| 0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T8,T9 |
| 0 |
0 |
Covered |
T1,T8,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T9,T12 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
5997172 |
0 |
0 |
| T1 |
82537 |
31869 |
0 |
0 |
| T2 |
15794 |
0 |
0 |
0 |
| T3 |
24065 |
0 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
0 |
0 |
0 |
| T7 |
54516 |
0 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
42861 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
41490 |
0 |
0 |
| T14 |
0 |
534 |
0 |
0 |
| T15 |
0 |
865 |
0 |
0 |
| T16 |
0 |
1090 |
0 |
0 |
| T17 |
0 |
53283 |
0 |
0 |
| T18 |
0 |
330 |
0 |
0 |
| T22 |
0 |
8655 |
0 |
0 |
| T23 |
0 |
23103 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
29178333 |
0 |
0 |
| T1 |
82537 |
79440 |
0 |
0 |
| T2 |
15794 |
0 |
0 |
0 |
| T3 |
24065 |
0 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
0 |
0 |
0 |
| T7 |
54516 |
0 |
0 |
0 |
| T8 |
576 |
576 |
0 |
0 |
| T9 |
346482 |
138568 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
180088 |
0 |
0 |
| T14 |
0 |
1376 |
0 |
0 |
| T15 |
0 |
2056 |
0 |
0 |
| T16 |
0 |
2504 |
0 |
0 |
| T17 |
0 |
147136 |
0 |
0 |
| T18 |
0 |
1848 |
0 |
0 |
| T22 |
0 |
55960 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
29178333 |
0 |
0 |
| T1 |
82537 |
79440 |
0 |
0 |
| T2 |
15794 |
0 |
0 |
0 |
| T3 |
24065 |
0 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
0 |
0 |
0 |
| T7 |
54516 |
0 |
0 |
0 |
| T8 |
576 |
576 |
0 |
0 |
| T9 |
346482 |
138568 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
180088 |
0 |
0 |
| T14 |
0 |
1376 |
0 |
0 |
| T15 |
0 |
2056 |
0 |
0 |
| T16 |
0 |
2504 |
0 |
0 |
| T17 |
0 |
147136 |
0 |
0 |
| T18 |
0 |
1848 |
0 |
0 |
| T22 |
0 |
55960 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
29178333 |
0 |
0 |
| T1 |
82537 |
79440 |
0 |
0 |
| T2 |
15794 |
0 |
0 |
0 |
| T3 |
24065 |
0 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
0 |
0 |
0 |
| T7 |
54516 |
0 |
0 |
0 |
| T8 |
576 |
576 |
0 |
0 |
| T9 |
346482 |
138568 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
180088 |
0 |
0 |
| T14 |
0 |
1376 |
0 |
0 |
| T15 |
0 |
2056 |
0 |
0 |
| T16 |
0 |
2504 |
0 |
0 |
| T17 |
0 |
147136 |
0 |
0 |
| T18 |
0 |
1848 |
0 |
0 |
| T22 |
0 |
55960 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
5997172 |
0 |
0 |
| T1 |
82537 |
31869 |
0 |
0 |
| T2 |
15794 |
0 |
0 |
0 |
| T3 |
24065 |
0 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
0 |
0 |
0 |
| T7 |
54516 |
0 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
42861 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
41490 |
0 |
0 |
| T14 |
0 |
534 |
0 |
0 |
| T15 |
0 |
865 |
0 |
0 |
| T16 |
0 |
1090 |
0 |
0 |
| T17 |
0 |
53283 |
0 |
0 |
| T18 |
0 |
330 |
0 |
0 |
| T22 |
0 |
8655 |
0 |
0 |
| T23 |
0 |
23103 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 14 | 14 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
| ALWAYS | 123 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 120 |
1 |
1 |
| 123 |
1 |
1 |
| 124 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
| Conditions | 16 | 9 | 56.25 |
| Logical | 16 | 9 | 56.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T8,T9 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T1,T9,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T8,T9 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T9,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T1,T9,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T1,T9,T12 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T9,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T8,T9 |
| 0 |
0 |
Covered |
T1,T8,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T9,T12 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
192758 |
0 |
0 |
| T1 |
82537 |
1032 |
0 |
0 |
| T2 |
15794 |
0 |
0 |
0 |
| T3 |
24065 |
0 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
0 |
0 |
0 |
| T7 |
54516 |
0 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
1373 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
1340 |
0 |
0 |
| T14 |
0 |
17 |
0 |
0 |
| T15 |
0 |
28 |
0 |
0 |
| T16 |
0 |
35 |
0 |
0 |
| T17 |
0 |
1718 |
0 |
0 |
| T18 |
0 |
11 |
0 |
0 |
| T22 |
0 |
279 |
0 |
0 |
| T23 |
0 |
745 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
29178333 |
0 |
0 |
| T1 |
82537 |
79440 |
0 |
0 |
| T2 |
15794 |
0 |
0 |
0 |
| T3 |
24065 |
0 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
0 |
0 |
0 |
| T7 |
54516 |
0 |
0 |
0 |
| T8 |
576 |
576 |
0 |
0 |
| T9 |
346482 |
138568 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
180088 |
0 |
0 |
| T14 |
0 |
1376 |
0 |
0 |
| T15 |
0 |
2056 |
0 |
0 |
| T16 |
0 |
2504 |
0 |
0 |
| T17 |
0 |
147136 |
0 |
0 |
| T18 |
0 |
1848 |
0 |
0 |
| T22 |
0 |
55960 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
29178333 |
0 |
0 |
| T1 |
82537 |
79440 |
0 |
0 |
| T2 |
15794 |
0 |
0 |
0 |
| T3 |
24065 |
0 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
0 |
0 |
0 |
| T7 |
54516 |
0 |
0 |
0 |
| T8 |
576 |
576 |
0 |
0 |
| T9 |
346482 |
138568 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
180088 |
0 |
0 |
| T14 |
0 |
1376 |
0 |
0 |
| T15 |
0 |
2056 |
0 |
0 |
| T16 |
0 |
2504 |
0 |
0 |
| T17 |
0 |
147136 |
0 |
0 |
| T18 |
0 |
1848 |
0 |
0 |
| T22 |
0 |
55960 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
29178333 |
0 |
0 |
| T1 |
82537 |
79440 |
0 |
0 |
| T2 |
15794 |
0 |
0 |
0 |
| T3 |
24065 |
0 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
0 |
0 |
0 |
| T7 |
54516 |
0 |
0 |
0 |
| T8 |
576 |
576 |
0 |
0 |
| T9 |
346482 |
138568 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
180088 |
0 |
0 |
| T14 |
0 |
1376 |
0 |
0 |
| T15 |
0 |
2056 |
0 |
0 |
| T16 |
0 |
2504 |
0 |
0 |
| T17 |
0 |
147136 |
0 |
0 |
| T18 |
0 |
1848 |
0 |
0 |
| T22 |
0 |
55960 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
125383265 |
192758 |
0 |
0 |
| T1 |
82537 |
1032 |
0 |
0 |
| T2 |
15794 |
0 |
0 |
0 |
| T3 |
24065 |
0 |
0 |
0 |
| T4 |
176 |
0 |
0 |
0 |
| T6 |
9508 |
0 |
0 |
0 |
| T7 |
54516 |
0 |
0 |
0 |
| T8 |
576 |
0 |
0 |
0 |
| T9 |
346482 |
1373 |
0 |
0 |
| T11 |
12548 |
0 |
0 |
0 |
| T12 |
642827 |
1340 |
0 |
0 |
| T14 |
0 |
17 |
0 |
0 |
| T15 |
0 |
28 |
0 |
0 |
| T16 |
0 |
35 |
0 |
0 |
| T17 |
0 |
1718 |
0 |
0 |
| T18 |
0 |
11 |
0 |
0 |
| T22 |
0 |
279 |
0 |
0 |
| T23 |
0 |
745 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 15 | 100.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
| ALWAYS | 111 | 2 | 2 | 100.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
1 |
1 |
| 111 |
1 |
1 |
| 112 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
1 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
| Conditions | 16 | 11 | 68.75 |
| Logical | 16 | 11 | 68.75 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T2,T3,T4 |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Covered | T6,T7,T9 |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Covered | T2,T3,T4 |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
7 |
100.00 |
| TERNARY |
138 |
2 |
2 |
100.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T2,T3,T4 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
372648194 |
2608902 |
0 |
0 |
| T2 |
19361 |
832 |
0 |
0 |
| T3 |
9452 |
832 |
0 |
0 |
| T4 |
8226 |
832 |
0 |
0 |
| T5 |
1261 |
0 |
0 |
0 |
| T6 |
12773 |
832 |
0 |
0 |
| T7 |
30858 |
837 |
0 |
0 |
| T8 |
4439 |
0 |
0 |
0 |
| T9 |
173529 |
11828 |
0 |
0 |
| T10 |
3114 |
0 |
0 |
0 |
| T11 |
58227 |
832 |
0 |
0 |
| T12 |
0 |
10991 |
0 |
0 |
| T13 |
0 |
3744 |
0 |
0 |
| T19 |
0 |
3671 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
372648194 |
372565523 |
0 |
0 |
| T1 |
354519 |
354453 |
0 |
0 |
| T2 |
19361 |
19273 |
0 |
0 |
| T3 |
9452 |
9364 |
0 |
0 |
| T4 |
8226 |
8156 |
0 |
0 |
| T5 |
1261 |
1174 |
0 |
0 |
| T6 |
12773 |
12696 |
0 |
0 |
| T7 |
30858 |
30779 |
0 |
0 |
| T8 |
4439 |
4354 |
0 |
0 |
| T9 |
173529 |
173524 |
0 |
0 |
| T10 |
3114 |
3021 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
372648194 |
372565523 |
0 |
0 |
| T1 |
354519 |
354453 |
0 |
0 |
| T2 |
19361 |
19273 |
0 |
0 |
| T3 |
9452 |
9364 |
0 |
0 |
| T4 |
8226 |
8156 |
0 |
0 |
| T5 |
1261 |
1174 |
0 |
0 |
| T6 |
12773 |
12696 |
0 |
0 |
| T7 |
30858 |
30779 |
0 |
0 |
| T8 |
4439 |
4354 |
0 |
0 |
| T9 |
173529 |
173524 |
0 |
0 |
| T10 |
3114 |
3021 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
372648194 |
372565523 |
0 |
0 |
| T1 |
354519 |
354453 |
0 |
0 |
| T2 |
19361 |
19273 |
0 |
0 |
| T3 |
9452 |
9364 |
0 |
0 |
| T4 |
8226 |
8156 |
0 |
0 |
| T5 |
1261 |
1174 |
0 |
0 |
| T6 |
12773 |
12696 |
0 |
0 |
| T7 |
30858 |
30779 |
0 |
0 |
| T8 |
4439 |
4354 |
0 |
0 |
| T9 |
173529 |
173524 |
0 |
0 |
| T10 |
3114 |
3021 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
372648194 |
2608902 |
0 |
0 |
| T2 |
19361 |
832 |
0 |
0 |
| T3 |
9452 |
832 |
0 |
0 |
| T4 |
8226 |
832 |
0 |
0 |
| T5 |
1261 |
0 |
0 |
0 |
| T6 |
12773 |
832 |
0 |
0 |
| T7 |
30858 |
837 |
0 |
0 |
| T8 |
4439 |
0 |
0 |
0 |
| T9 |
173529 |
11828 |
0 |
0 |
| T10 |
3114 |
0 |
0 |
0 |
| T11 |
58227 |
832 |
0 |
0 |
| T12 |
0 |
10991 |
0 |
0 |
| T13 |
0 |
3744 |
0 |
0 |
| T19 |
0 |
3671 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| TOTAL | | 15 | 12 | 80.00 |
| ALWAYS | 69 | 4 | 4 | 100.00 |
| CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
| ALWAYS | 111 | 2 | 1 | 50.00 |
| CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
| CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 69 |
1 |
1 |
| 70 |
1 |
1 |
| 71 |
1 |
1 |
| 72 |
1 |
1 |
|
|
|
MISSING_ELSE |
| 81 |
1 |
1 |
| 82 |
1 |
1 |
| 100 |
1 |
1 |
| 101 |
1 |
1 |
| 108 |
0 |
1 |
| 111 |
1 |
1 |
| 112 |
0 |
1 |
|
|
|
MISSING_ELSE |
| 116 |
1 |
1 |
| 133 |
0 |
1 |
| 134 |
1 |
1 |
| 138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
| Conditions | 16 | 5 | 31.25 |
| Logical | 16 | 5 | 31.25 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Not Covered | |
| 1 | 0 | Covered | T1,T2,T3 |
| 1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
| -1- | -2- | Status | Tests |
| 0 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Covered | T1,T2,T3 |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
| -1- | -2- | -3- | Status | Tests |
| 0 | 1 | 1 | Not Covered | |
| 1 | 0 | 1 | Not Covered | |
| 1 | 1 | 0 | Not Covered | |
| 1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
| -1- | Status | Tests |
| 0 | Not Covered | |
| 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
| Branches |
|
7 |
5 |
71.43 |
| TERNARY |
138 |
2 |
1 |
50.00 |
| IF |
69 |
3 |
3 |
100.00 |
| IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
| -1- | -2- | Status | Tests |
| 1 |
- |
Covered |
T1,T2,T3 |
| 0 |
1 |
Covered |
T1,T2,T3 |
| 0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
| -1- | Status | Tests |
| 1 |
Not Covered |
|
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
372648194 |
0 |
0 |
0 |
DepthKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
372648194 |
372565523 |
0 |
0 |
| T1 |
354519 |
354453 |
0 |
0 |
| T2 |
19361 |
19273 |
0 |
0 |
| T3 |
9452 |
9364 |
0 |
0 |
| T4 |
8226 |
8156 |
0 |
0 |
| T5 |
1261 |
1174 |
0 |
0 |
| T6 |
12773 |
12696 |
0 |
0 |
| T7 |
30858 |
30779 |
0 |
0 |
| T8 |
4439 |
4354 |
0 |
0 |
| T9 |
173529 |
173524 |
0 |
0 |
| T10 |
3114 |
3021 |
0 |
0 |
RvalidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
372648194 |
372565523 |
0 |
0 |
| T1 |
354519 |
354453 |
0 |
0 |
| T2 |
19361 |
19273 |
0 |
0 |
| T3 |
9452 |
9364 |
0 |
0 |
| T4 |
8226 |
8156 |
0 |
0 |
| T5 |
1261 |
1174 |
0 |
0 |
| T6 |
12773 |
12696 |
0 |
0 |
| T7 |
30858 |
30779 |
0 |
0 |
| T8 |
4439 |
4354 |
0 |
0 |
| T9 |
173529 |
173524 |
0 |
0 |
| T10 |
3114 |
3021 |
0 |
0 |
WreadyKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
372648194 |
372565523 |
0 |
0 |
| T1 |
354519 |
354453 |
0 |
0 |
| T2 |
19361 |
19273 |
0 |
0 |
| T3 |
9452 |
9364 |
0 |
0 |
| T4 |
8226 |
8156 |
0 |
0 |
| T5 |
1261 |
1174 |
0 |
0 |
| T6 |
12773 |
12696 |
0 |
0 |
| T7 |
30858 |
30779 |
0 |
0 |
| T8 |
4439 |
4354 |
0 |
0 |
| T9 |
173529 |
173524 |
0 |
0 |
| T10 |
3114 |
3021 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
372648194 |
0 |
0 |
0 |