Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T1 T5 T6
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T18,T46,T47 |
1 | 0 | Covered | T18,T46,T47 |
1 | 1 | Covered | T18,T46,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T46,T47 |
1 | 0 | Covered | T18,T46,T47 |
1 | 1 | Covered | T18,T46,T47 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T6 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1327567833 |
2870 |
0 |
0 |
T18 |
251434 |
7 |
0 |
0 |
T19 |
138394 |
0 |
0 |
0 |
T20 |
32090 |
0 |
0 |
0 |
T21 |
10826 |
0 |
0 |
0 |
T22 |
167040 |
0 |
0 |
0 |
T23 |
5955 |
0 |
0 |
0 |
T26 |
57018 |
0 |
0 |
0 |
T27 |
3796 |
0 |
0 |
0 |
T32 |
253132 |
7 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T44 |
0 |
9 |
0 |
0 |
T46 |
35516 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T50 |
105670 |
0 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T69 |
96625 |
7 |
0 |
0 |
T70 |
452860 |
0 |
0 |
0 |
T87 |
0 |
6 |
0 |
0 |
T88 |
0 |
8 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
2239 |
0 |
0 |
0 |
T91 |
61014 |
0 |
0 |
0 |
T95 |
2230 |
0 |
0 |
0 |
T96 |
1192 |
0 |
0 |
0 |
T101 |
1669 |
0 |
0 |
0 |
T102 |
848 |
0 |
0 |
0 |
T111 |
6712 |
0 |
0 |
0 |
T167 |
0 |
7 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
7 |
0 |
0 |
T170 |
0 |
5 |
0 |
0 |
T171 |
0 |
7 |
0 |
0 |
T172 |
0 |
7 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
450580347 |
2870 |
0 |
0 |
T18 |
48542 |
7 |
0 |
0 |
T19 |
121622 |
0 |
0 |
0 |
T20 |
94764 |
0 |
0 |
0 |
T22 |
534933 |
0 |
0 |
0 |
T26 |
171416 |
0 |
0 |
0 |
T28 |
2282 |
0 |
0 |
0 |
T32 |
564831 |
7 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T41 |
444493 |
2 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T44 |
0 |
9 |
0 |
0 |
T46 |
41438 |
7 |
0 |
0 |
T47 |
0 |
4 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T50 |
347842 |
0 |
0 |
0 |
T51 |
42360 |
0 |
0 |
0 |
T52 |
15620 |
0 |
0 |
0 |
T57 |
62048 |
0 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T68 |
80 |
0 |
0 |
0 |
T69 |
13380 |
7 |
0 |
0 |
T70 |
111398 |
0 |
0 |
0 |
T87 |
0 |
6 |
0 |
0 |
T88 |
0 |
8 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
576 |
0 |
0 |
0 |
T91 |
11915 |
0 |
0 |
0 |
T92 |
140 |
0 |
0 |
0 |
T93 |
4878 |
0 |
0 |
0 |
T167 |
0 |
7 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
7 |
0 |
0 |
T170 |
0 |
5 |
0 |
0 |
T171 |
0 |
7 |
0 |
0 |
T172 |
0 |
7 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T1 T5 T6
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T18,T46,T47 |
1 | 0 | Covered | T18,T46,T47 |
1 | 1 | Covered | T18,T46,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T46,T47 |
1 | 0 | Covered | T18,T46,T47 |
1 | 1 | Covered | T18,T46,T47 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T6 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442522611 |
183 |
0 |
0 |
T18 |
125717 |
2 |
0 |
0 |
T19 |
69197 |
0 |
0 |
0 |
T20 |
16045 |
0 |
0 |
0 |
T21 |
5413 |
0 |
0 |
0 |
T26 |
28509 |
0 |
0 |
0 |
T27 |
1898 |
0 |
0 |
0 |
T46 |
17758 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T50 |
52835 |
0 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
T95 |
1115 |
0 |
0 |
0 |
T111 |
3356 |
0 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T169 |
0 |
2 |
0 |
0 |
T170 |
0 |
3 |
0 |
0 |
T171 |
0 |
2 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150193449 |
183 |
0 |
0 |
T18 |
24271 |
2 |
0 |
0 |
T19 |
60811 |
0 |
0 |
0 |
T20 |
47382 |
0 |
0 |
0 |
T26 |
85708 |
0 |
0 |
0 |
T28 |
1141 |
0 |
0 |
0 |
T46 |
20719 |
2 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T50 |
173921 |
0 |
0 |
0 |
T51 |
21180 |
0 |
0 |
0 |
T52 |
7810 |
0 |
0 |
0 |
T57 |
31024 |
0 |
0 |
0 |
T69 |
0 |
2 |
0 |
0 |
T167 |
0 |
2 |
0 |
0 |
T169 |
0 |
2 |
0 |
0 |
T170 |
0 |
3 |
0 |
0 |
T171 |
0 |
2 |
0 |
0 |
T172 |
0 |
2 |
0 |
0 |
T173 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T1 T5 T6
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T18,T46,T47 |
1 | 0 | Covered | T18,T46,T47 |
1 | 1 | Covered | T18,T46,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T18,T46,T47 |
1 | 0 | Covered | T18,T46,T47 |
1 | 1 | Covered | T18,T46,T47 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T6 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442522611 |
331 |
0 |
0 |
T18 |
125717 |
5 |
0 |
0 |
T19 |
69197 |
0 |
0 |
0 |
T20 |
16045 |
0 |
0 |
0 |
T21 |
5413 |
0 |
0 |
0 |
T26 |
28509 |
0 |
0 |
0 |
T27 |
1898 |
0 |
0 |
0 |
T46 |
17758 |
5 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T50 |
52835 |
0 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T95 |
1115 |
0 |
0 |
0 |
T111 |
3356 |
0 |
0 |
0 |
T167 |
0 |
5 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
5 |
0 |
0 |
T170 |
0 |
2 |
0 |
0 |
T171 |
0 |
5 |
0 |
0 |
T172 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150193449 |
331 |
0 |
0 |
T18 |
24271 |
5 |
0 |
0 |
T19 |
60811 |
0 |
0 |
0 |
T20 |
47382 |
0 |
0 |
0 |
T26 |
85708 |
0 |
0 |
0 |
T28 |
1141 |
0 |
0 |
0 |
T46 |
20719 |
5 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T50 |
173921 |
0 |
0 |
0 |
T51 |
21180 |
0 |
0 |
0 |
T52 |
7810 |
0 |
0 |
0 |
T57 |
31024 |
0 |
0 |
0 |
T69 |
0 |
5 |
0 |
0 |
T167 |
0 |
5 |
0 |
0 |
T168 |
0 |
2 |
0 |
0 |
T169 |
0 |
5 |
0 |
0 |
T170 |
0 |
2 |
0 |
0 |
T171 |
0 |
5 |
0 |
0 |
T172 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T1 T5 T6
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T5,T6 |
0 | 1 | Covered | T32,T41,T42 |
1 | 0 | Covered | T32,T41,T42 |
1 | 1 | Covered | T32,T41,T42 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T32,T41,T42 |
1 | 0 | Covered | T32,T41,T42 |
1 | 1 | Covered | T32,T41,T42 |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T5,T6 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
442522611 |
2356 |
0 |
0 |
T22 |
167040 |
0 |
0 |
0 |
T23 |
5955 |
0 |
0 |
0 |
T32 |
253132 |
7 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T41 |
0 |
2 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T44 |
0 |
9 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T69 |
96625 |
0 |
0 |
0 |
T70 |
452860 |
0 |
0 |
0 |
T87 |
0 |
6 |
0 |
0 |
T88 |
0 |
8 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
2239 |
0 |
0 |
0 |
T91 |
61014 |
0 |
0 |
0 |
T96 |
1192 |
0 |
0 |
0 |
T101 |
1669 |
0 |
0 |
0 |
T102 |
848 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150193449 |
2356 |
0 |
0 |
T22 |
534933 |
0 |
0 |
0 |
T32 |
564831 |
7 |
0 |
0 |
T36 |
0 |
3 |
0 |
0 |
T41 |
444493 |
2 |
0 |
0 |
T42 |
0 |
9 |
0 |
0 |
T44 |
0 |
9 |
0 |
0 |
T48 |
0 |
16 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T68 |
80 |
0 |
0 |
0 |
T69 |
13380 |
0 |
0 |
0 |
T70 |
111398 |
0 |
0 |
0 |
T87 |
0 |
6 |
0 |
0 |
T88 |
0 |
8 |
0 |
0 |
T89 |
0 |
2 |
0 |
0 |
T90 |
576 |
0 |
0 |
0 |
T91 |
11915 |
0 |
0 |
0 |
T92 |
140 |
0 |
0 |
0 |
T93 |
4878 |
0 |
0 |
0 |