Line Coverage for Module : 
prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 + N=5,DW=75,EnDataPort=1,IdxW=3 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 75 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 | 
| ALWAYS | 82 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 96 | 5 | 5 | 100.00 | 
| ALWAYS | 109 | 4 | 4 | 100.00 | 
| ALWAYS | 124 | 4 | 4 | 100.00 | 
54                        logic unused_req_chk;
55         unreachable    assign unused_req_chk = req_chk_i;
56                      
57                        `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58                      
59                        // this case is basically just a bypass
60                        if (N == 1) begin : gen_degenerate_case
61                      
62                          assign valid_o  = req_i[0];
63                          assign data_o   = data_i[0];
64                          assign gnt_o[0] = valid_o & ready_i;
65                          assign idx_o    = '0;
66                      
67                        end else begin : gen_normal_case
68                      
69                          logic [N-1:0] masked_req;
70                          logic [N-1:0] ppc_out;
71                          logic [N-1:0] arb_req;
72                          logic [N-1:0] mask, mask_next;
73                          logic [N-1:0] winner;
74                      
75         1/1              assign masked_req = mask & req_i;
           Tests:       T1 T2 T3 
76         1/1              assign arb_req = (|masked_req) ? masked_req : req_i;
           Tests:       T1 T2 T3 
77                      
78                          // PPC
79                          //   Even below code looks O(n) but DC optimizes it to O(log(N))
80                          //   Using Parallel Prefix Computation
81                          always_comb begin
82         1/1                ppc_out[0] = arb_req[0];
           Tests:       T1 T2 T3 
83         1/1                for (int i = 1 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
84         1/1                  ppc_out[i] = ppc_out[i-1] | arb_req[i];
           Tests:       T1 T2 T3 
85                            end
86                          end
87                      
88                          // Grant Generation: Leading-One detector
89         1/1              assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
90         1/1              assign gnt_o    = (ready_i) ? winner : '0;
           Tests:       T1 T2 T3 
91                      
92         1/1              assign valid_o = |req_i;
           Tests:       T1 T2 T3 
93                          // Mask Generation
94         1/1              assign mask_next = {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
95                          always_ff @(posedge clk_i or negedge rst_ni) begin
96         1/1                if (!rst_ni) begin
           Tests:       T1 T2 T3 
97         1/1                  mask <= '0;
           Tests:       T1 T2 T3 
98         1/1                end else if (valid_o && ready_i) begin
           Tests:       T1 T2 T3 
99                              // Latch only when requests accepted
100        1/1                  mask <= mask_next;
           Tests:       T1 T8 T9 
101        1/1                end else if (valid_o && !ready_i) begin
           Tests:       T1 T2 T3 
102                             // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103        unreachable          mask <= ppc_out;
104                           end
                        MISSING_ELSE
105                         end
106                     
107                         if (EnDataPort == 1) begin: gen_datapath
108                           always_comb begin
109        1/1                  data_o = '0;
           Tests:       T1 T2 T3 
110        1/1                  for (int i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
111        1/1                    if (winner[i]) begin
           Tests:       T1 T2 T3 
112        1/1                      data_o = data_i[i];
           Tests:       T1 T8 T9 
113                               end
                        MISSING_ELSE
114                             end
115                           end
116                         end else begin: gen_nodatapath
117                           assign data_o = '1;
118                           // The following signal is used to avoid possible lint errors.
119                           logic [DW-1:0] unused_data [N];
120                           assign unused_data = data_i;
121                         end
122                     
123                         always_comb begin
124        1/1                idx_o = '0;
           Tests:       T1 T2 T3 
125        1/1                for (int unsigned i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
126        1/1                  if (winner[i]) begin
           Tests:       T1 T2 T3 
127        1/1                    idx_o = i[IdxW-1:0];
           Tests:       T1 T8 T9 
128                             end
                        MISSING_ELSE
Line Coverage for Module : 
prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 ) 
Line Coverage for Module self-instances : 
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 75 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 | 
| ALWAYS | 82 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 96 | 5 | 5 | 100.00 | 
| ALWAYS | 109 | 4 | 4 | 100.00 | 
| ALWAYS | 124 | 4 | 4 | 100.00 | 
54                        logic unused_req_chk;
55         unreachable    assign unused_req_chk = req_chk_i;
56                      
57                        `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58                      
59                        // this case is basically just a bypass
60                        if (N == 1) begin : gen_degenerate_case
61                      
62                          assign valid_o  = req_i[0];
63                          assign data_o   = data_i[0];
64                          assign gnt_o[0] = valid_o & ready_i;
65                          assign idx_o    = '0;
66                      
67                        end else begin : gen_normal_case
68                      
69                          logic [N-1:0] masked_req;
70                          logic [N-1:0] ppc_out;
71                          logic [N-1:0] arb_req;
72                          logic [N-1:0] mask, mask_next;
73                          logic [N-1:0] winner;
74                      
75         1/1              assign masked_req = mask & req_i;
           Tests:       T1 T2 T3 
76         1/1              assign arb_req = (|masked_req) ? masked_req : req_i;
           Tests:       T1 T2 T3 
77                      
78                          // PPC
79                          //   Even below code looks O(n) but DC optimizes it to O(log(N))
80                          //   Using Parallel Prefix Computation
81                          always_comb begin
82         1/1                ppc_out[0] = arb_req[0];
           Tests:       T1 T2 T3 
83         1/1                for (int i = 1 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
84         1/1                  ppc_out[i] = ppc_out[i-1] | arb_req[i];
           Tests:       T1 T2 T3 
85                            end
86                          end
87                      
88                          // Grant Generation: Leading-One detector
89         1/1              assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
90         1/1              assign gnt_o    = (ready_i) ? winner : '0;
           Tests:       T1 T2 T3 
91                      
92         1/1              assign valid_o = |req_i;
           Tests:       T1 T2 T3 
93                          // Mask Generation
94         1/1              assign mask_next = {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
95                          always_ff @(posedge clk_i or negedge rst_ni) begin
96         1/1                if (!rst_ni) begin
           Tests:       T1 T2 T3 
97         1/1                  mask <= '0;
           Tests:       T1 T2 T3 
98         1/1                end else if (valid_o && ready_i) begin
           Tests:       T5 T6 T8 
99                              // Latch only when requests accepted
100        1/1                  mask <= mask_next;
           Tests:       T8 T30 T31 
101        1/1                end else if (valid_o && !ready_i) begin
           Tests:       T5 T6 T8 
102                             // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103        unreachable          mask <= ppc_out;
104                           end
                        MISSING_ELSE
105                         end
106                     
107                         if (EnDataPort == 1) begin: gen_datapath
108                           always_comb begin
109        1/1                  data_o = '0;
           Tests:       T1 T2 T3 
110        1/1                  for (int i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
111        1/1                    if (winner[i]) begin
           Tests:       T1 T2 T3 
112        1/1                      data_o = data_i[i];
           Tests:       T8 T30 T31 
113                               end
                        MISSING_ELSE
114                             end
115                           end
116                         end else begin: gen_nodatapath
117                           assign data_o = '1;
118                           // The following signal is used to avoid possible lint errors.
119                           logic [DW-1:0] unused_data [N];
120                           assign unused_data = data_i;
121                         end
122                     
123                         always_comb begin
124        1/1                idx_o = '0;
           Tests:       T1 T2 T3 
125        1/1                for (int unsigned i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
126        1/1                  if (winner[i]) begin
           Tests:       T1 T2 T3 
127        1/1                    idx_o = i[IdxW-1:0];
           Tests:       T8 T30 T31 
128                             end
                        MISSING_ELSE
Cond Coverage for Module : 
prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 9 | 7 | 77.78 | 
| Logical | 9 | 7 | 77.78 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Not Covered |  | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T8,T30,T31 | 
| 1 | 0 | Covered | T8,T30,T31 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T5,T6,T8 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T8,T30,T31 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Cond Coverage for Module : 
prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 9 | 8 | 88.89 | 
| Logical | 9 | 8 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T32,T41,T42 | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T41,T42 | 
| 1 | 0 | Covered | T32,T41,T42 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T9,T10 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T32,T41,T42 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Cond Coverage for Module : 
prim_arbiter_ppc ( parameter N=5,DW=75,EnDataPort=1,IdxW=3 ) 
Cond Coverage for Module self-instances : 
 | Total | Covered | Percent | 
| Conditions | 9 | 8 | 88.89 | 
| Logical | 9 | 8 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T8,T30,T31 | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T8,T30,T31 | 
| 1 | 0 | Covered | T1,T8,T9 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T8,T9 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Module : 
prim_arbiter_ppc
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
10 | 
100.00 | 
| TERNARY | 
76 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
90 | 
1 | 
1 | 
100.00 | 
| IF | 
96 | 
3 | 
3 | 
100.00 | 
| IF | 
126 | 
2 | 
2 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
76             assign arb_req = (|masked_req) ? masked_req : req_i;
                                              -1-  
                                              ==>  
                                              ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T8,T30,T31 | 
| 0 | 
Covered | 
T1,T2,T3 | 
90             assign gnt_o    = (ready_i) ? winner : '0;
                                           -1-  
                                           ==>  
                                           ==> (Unreachable)  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Unreachable | 
 | 
96               if (!rst_ni) begin
                 -1-  
97                 mask <= '0;
                   ==>
98               end else if (valid_o && ready_i) begin
                          -2-  
99                 // Latch only when requests accepted
100                mask <= mask_next;
                   ==>
101              end else if (valid_o && !ready_i) begin
                          -3-  
102                // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103                mask <= ppc_out;
                   ==> (Unreachable)
104              end
                 MISSING_ELSE
                 ==>
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T8,T9 | 
| 0 | 
0 | 
1 | 
Unreachable | 
 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T5 | 
126                if (winner[i]) begin
                   -1-  
127                  idx_o = i[IdxW-1:0];
                     ==>
128                end
                   MISSING_ELSE
                   ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T8,T9 | 
| 0 | 
Covered | 
T1,T2,T3 | 
111                  if (winner[i]) begin
                     -1-  
112                    data_o = data_i[i];
                       ==>
113                  end
                     MISSING_ELSE
                     ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T8,T9 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Module : 
prim_arbiter_ppc
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
591244612 | 
0 | 
0 | 
| T1 | 
111401 | 
111183 | 
0 | 
0 | 
| T2 | 
1000 | 
915 | 
0 | 
0 | 
| T3 | 
1004 | 
933 | 
0 | 
0 | 
| T4 | 
1032 | 
963 | 
0 | 
0 | 
| T5 | 
1657 | 
1417 | 
0 | 
0 | 
| T6 | 
85145 | 
54457 | 
0 | 
0 | 
| T7 | 
5315 | 
5252 | 
0 | 
0 | 
| T8 | 
22794 | 
19331 | 
0 | 
0 | 
| T9 | 
3595 | 
3183 | 
0 | 
0 | 
| T10 | 
21945 | 
16948 | 
0 | 
0 | 
| T13 | 
211632 | 
105816 | 
0 | 
0 | 
| T14 | 
144 | 
72 | 
0 | 
0 | 
| T15 | 
15360 | 
7680 | 
0 | 
0 | 
| T16 | 
308110 | 
153886 | 
0 | 
0 | 
| T17 | 
51106 | 
51106 | 
0 | 
0 | 
| T26 | 
0 | 
81888 | 
0 | 
0 | 
| T28 | 
0 | 
648 | 
0 | 
0 | 
| T29 | 
0 | 
102752 | 
0 | 
0 | 
| T30 | 
0 | 
108152 | 
0 | 
0 | 
| T31 | 
0 | 
161648 | 
0 | 
0 | 
| T32 | 
0 | 
439576 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
2862 | 
2862 | 
0 | 
0 | 
| T1 | 
3 | 
3 | 
0 | 
0 | 
| T2 | 
3 | 
3 | 
0 | 
0 | 
| T3 | 
3 | 
3 | 
0 | 
0 | 
| T4 | 
3 | 
3 | 
0 | 
0 | 
| T5 | 
3 | 
3 | 
0 | 
0 | 
| T6 | 
3 | 
3 | 
0 | 
0 | 
| T7 | 
3 | 
3 | 
0 | 
0 | 
| T8 | 
3 | 
3 | 
0 | 
0 | 
| T9 | 
3 | 
3 | 
0 | 
0 | 
| T10 | 
3 | 
3 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
3774989 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
19454 | 
361 | 
0 | 
0 | 
| T9 | 
3275 | 
832 | 
0 | 
0 | 
| T10 | 
17047 | 
832 | 
0 | 
0 | 
| T13 | 
105816 | 
832 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
832 | 
0 | 
0 | 
| T16 | 
154055 | 
832 | 
0 | 
0 | 
| T17 | 
51106 | 
832 | 
0 | 
0 | 
| T18 | 
24271 | 
832 | 
0 | 
0 | 
| T22 | 
534933 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
564831 | 
11876 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
| T41 | 
0 | 
831 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
4711 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
3774989 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
19454 | 
361 | 
0 | 
0 | 
| T9 | 
3275 | 
832 | 
0 | 
0 | 
| T10 | 
17047 | 
832 | 
0 | 
0 | 
| T13 | 
105816 | 
832 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
832 | 
0 | 
0 | 
| T16 | 
154055 | 
832 | 
0 | 
0 | 
| T17 | 
51106 | 
832 | 
0 | 
0 | 
| T18 | 
24271 | 
832 | 
0 | 
0 | 
| T22 | 
534933 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
564831 | 
11876 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
| T41 | 
0 | 
831 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
4711 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
591244612 | 
0 | 
0 | 
| T1 | 
111401 | 
111183 | 
0 | 
0 | 
| T2 | 
1000 | 
915 | 
0 | 
0 | 
| T3 | 
1004 | 
933 | 
0 | 
0 | 
| T4 | 
1032 | 
963 | 
0 | 
0 | 
| T5 | 
1657 | 
1417 | 
0 | 
0 | 
| T6 | 
85145 | 
54457 | 
0 | 
0 | 
| T7 | 
5315 | 
5252 | 
0 | 
0 | 
| T8 | 
22794 | 
19331 | 
0 | 
0 | 
| T9 | 
3595 | 
3183 | 
0 | 
0 | 
| T10 | 
21945 | 
16948 | 
0 | 
0 | 
| T13 | 
211632 | 
105816 | 
0 | 
0 | 
| T14 | 
144 | 
72 | 
0 | 
0 | 
| T15 | 
15360 | 
7680 | 
0 | 
0 | 
| T16 | 
308110 | 
153886 | 
0 | 
0 | 
| T17 | 
51106 | 
51106 | 
0 | 
0 | 
| T26 | 
0 | 
81888 | 
0 | 
0 | 
| T28 | 
0 | 
648 | 
0 | 
0 | 
| T29 | 
0 | 
102752 | 
0 | 
0 | 
| T30 | 
0 | 
108152 | 
0 | 
0 | 
| T31 | 
0 | 
161648 | 
0 | 
0 | 
| T32 | 
0 | 
439576 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
591244612 | 
0 | 
0 | 
| T1 | 
111401 | 
111183 | 
0 | 
0 | 
| T2 | 
1000 | 
915 | 
0 | 
0 | 
| T3 | 
1004 | 
933 | 
0 | 
0 | 
| T4 | 
1032 | 
963 | 
0 | 
0 | 
| T5 | 
1657 | 
1417 | 
0 | 
0 | 
| T6 | 
85145 | 
54457 | 
0 | 
0 | 
| T7 | 
5315 | 
5252 | 
0 | 
0 | 
| T8 | 
22794 | 
19331 | 
0 | 
0 | 
| T9 | 
3595 | 
3183 | 
0 | 
0 | 
| T10 | 
21945 | 
16948 | 
0 | 
0 | 
| T13 | 
211632 | 
105816 | 
0 | 
0 | 
| T14 | 
144 | 
72 | 
0 | 
0 | 
| T15 | 
15360 | 
7680 | 
0 | 
0 | 
| T16 | 
308110 | 
153886 | 
0 | 
0 | 
| T17 | 
51106 | 
51106 | 
0 | 
0 | 
| T26 | 
0 | 
81888 | 
0 | 
0 | 
| T28 | 
0 | 
648 | 
0 | 
0 | 
| T29 | 
0 | 
102752 | 
0 | 
0 | 
| T30 | 
0 | 
108152 | 
0 | 
0 | 
| T31 | 
0 | 
161648 | 
0 | 
0 | 
| T32 | 
0 | 
439576 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
3774989 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
19454 | 
361 | 
0 | 
0 | 
| T9 | 
3275 | 
832 | 
0 | 
0 | 
| T10 | 
17047 | 
832 | 
0 | 
0 | 
| T13 | 
105816 | 
832 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
832 | 
0 | 
0 | 
| T16 | 
154055 | 
832 | 
0 | 
0 | 
| T17 | 
51106 | 
832 | 
0 | 
0 | 
| T18 | 
24271 | 
832 | 
0 | 
0 | 
| T22 | 
534933 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
564831 | 
11876 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
| T41 | 
0 | 
831 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
4711 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
LockArbDecision_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
3774989 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
19454 | 
361 | 
0 | 
0 | 
| T9 | 
3275 | 
832 | 
0 | 
0 | 
| T10 | 
17047 | 
832 | 
0 | 
0 | 
| T13 | 
105816 | 
832 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
832 | 
0 | 
0 | 
| T16 | 
154055 | 
832 | 
0 | 
0 | 
| T17 | 
51106 | 
832 | 
0 | 
0 | 
| T18 | 
24271 | 
832 | 
0 | 
0 | 
| T22 | 
534933 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
564831 | 
11876 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
| T41 | 
0 | 
831 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
4711 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
3774989 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
19454 | 
361 | 
0 | 
0 | 
| T9 | 
3275 | 
832 | 
0 | 
0 | 
| T10 | 
17047 | 
832 | 
0 | 
0 | 
| T13 | 
105816 | 
832 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
832 | 
0 | 
0 | 
| T16 | 
154055 | 
832 | 
0 | 
0 | 
| T17 | 
51106 | 
832 | 
0 | 
0 | 
| T18 | 
24271 | 
832 | 
0 | 
0 | 
| T22 | 
534933 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
564831 | 
11876 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
| T41 | 
0 | 
831 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
4711 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
3774989 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
19454 | 
361 | 
0 | 
0 | 
| T9 | 
3275 | 
832 | 
0 | 
0 | 
| T10 | 
17047 | 
832 | 
0 | 
0 | 
| T13 | 
105816 | 
832 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
832 | 
0 | 
0 | 
| T16 | 
154055 | 
832 | 
0 | 
0 | 
| T17 | 
51106 | 
832 | 
0 | 
0 | 
| T18 | 
24271 | 
832 | 
0 | 
0 | 
| T22 | 
534933 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
564831 | 
11876 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
| T41 | 
0 | 
831 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
4711 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
ReqStaysHighUntilGranted0_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
0 | 
0 | 
0 | 
RoundRobin_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
7 | 
0 | 
954 | 
| T71 | 
581274 | 
1 | 
0 | 
1 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T73 | 
0 | 
1 | 
0 | 
0 | 
| T74 | 
0 | 
1 | 
0 | 
0 | 
| T75 | 
0 | 
1 | 
0 | 
0 | 
| T76 | 
0 | 
1 | 
0 | 
0 | 
| T77 | 
0 | 
1 | 
0 | 
0 | 
| T78 | 
673804 | 
0 | 
0 | 
1 | 
| T79 | 
6856 | 
0 | 
0 | 
1 | 
| T80 | 
3260 | 
0 | 
0 | 
1 | 
| T81 | 
548349 | 
0 | 
0 | 
1 | 
| T82 | 
10479 | 
0 | 
0 | 
1 | 
| T83 | 
48993 | 
0 | 
0 | 
1 | 
| T84 | 
72584 | 
0 | 
0 | 
1 | 
| T85 | 
52773 | 
0 | 
0 | 
1 | 
| T86 | 
39863 | 
0 | 
0 | 
1 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
591244612 | 
0 | 
0 | 
| T1 | 
111401 | 
111183 | 
0 | 
0 | 
| T2 | 
1000 | 
915 | 
0 | 
0 | 
| T3 | 
1004 | 
933 | 
0 | 
0 | 
| T4 | 
1032 | 
963 | 
0 | 
0 | 
| T5 | 
1657 | 
1417 | 
0 | 
0 | 
| T6 | 
85145 | 
54457 | 
0 | 
0 | 
| T7 | 
5315 | 
5252 | 
0 | 
0 | 
| T8 | 
22794 | 
19331 | 
0 | 
0 | 
| T9 | 
3595 | 
3183 | 
0 | 
0 | 
| T10 | 
21945 | 
16948 | 
0 | 
0 | 
| T13 | 
211632 | 
105816 | 
0 | 
0 | 
| T14 | 
144 | 
72 | 
0 | 
0 | 
| T15 | 
15360 | 
7680 | 
0 | 
0 | 
| T16 | 
308110 | 
153886 | 
0 | 
0 | 
| T17 | 
51106 | 
51106 | 
0 | 
0 | 
| T26 | 
0 | 
81888 | 
0 | 
0 | 
| T28 | 
0 | 
648 | 
0 | 
0 | 
| T29 | 
0 | 
102752 | 
0 | 
0 | 
| T30 | 
0 | 
108152 | 
0 | 
0 | 
| T31 | 
0 | 
161648 | 
0 | 
0 | 
| T32 | 
0 | 
439576 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
742909509 | 
3774989 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
19454 | 
361 | 
0 | 
0 | 
| T9 | 
3275 | 
832 | 
0 | 
0 | 
| T10 | 
17047 | 
832 | 
0 | 
0 | 
| T13 | 
105816 | 
832 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
832 | 
0 | 
0 | 
| T16 | 
154055 | 
832 | 
0 | 
0 | 
| T17 | 
51106 | 
832 | 
0 | 
0 | 
| T18 | 
24271 | 
832 | 
0 | 
0 | 
| T22 | 
534933 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
564831 | 
11876 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
| T41 | 
0 | 
831 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
4711 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 75 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 | 
| ALWAYS | 82 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 96 | 5 | 5 | 100.00 | 
| ALWAYS | 109 | 4 | 4 | 100.00 | 
| ALWAYS | 124 | 4 | 4 | 100.00 | 
54                        logic unused_req_chk;
55         unreachable    assign unused_req_chk = req_chk_i;
56                      
57                        `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58                      
59                        // this case is basically just a bypass
60                        if (N == 1) begin : gen_degenerate_case
61                      
62                          assign valid_o  = req_i[0];
63                          assign data_o   = data_i[0];
64                          assign gnt_o[0] = valid_o & ready_i;
65                          assign idx_o    = '0;
66                      
67                        end else begin : gen_normal_case
68                      
69                          logic [N-1:0] masked_req;
70                          logic [N-1:0] ppc_out;
71                          logic [N-1:0] arb_req;
72                          logic [N-1:0] mask, mask_next;
73                          logic [N-1:0] winner;
74                      
75         1/1              assign masked_req = mask & req_i;
           Tests:       T1 T2 T3 
76         1/1              assign arb_req = (|masked_req) ? masked_req : req_i;
           Tests:       T1 T2 T3 
77                      
78                          // PPC
79                          //   Even below code looks O(n) but DC optimizes it to O(log(N))
80                          //   Using Parallel Prefix Computation
81                          always_comb begin
82         1/1                ppc_out[0] = arb_req[0];
           Tests:       T1 T2 T3 
83         1/1                for (int i = 1 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
84         1/1                  ppc_out[i] = ppc_out[i-1] | arb_req[i];
           Tests:       T1 T2 T3 
85                            end
86                          end
87                      
88                          // Grant Generation: Leading-One detector
89         1/1              assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
90         1/1              assign gnt_o    = (ready_i) ? winner : '0;
           Tests:       T1 T2 T3 
91                      
92         1/1              assign valid_o = |req_i;
           Tests:       T1 T2 T3 
93                          // Mask Generation
94         1/1              assign mask_next = {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
95                          always_ff @(posedge clk_i or negedge rst_ni) begin
96         1/1                if (!rst_ni) begin
           Tests:       T1 T2 T3 
97         1/1                  mask <= '0;
           Tests:       T1 T2 T3 
98         1/1                end else if (valid_o && ready_i) begin
           Tests:       T5 T6 T8 
99                              // Latch only when requests accepted
100        1/1                  mask <= mask_next;
           Tests:       T8 T30 T31 
101        1/1                end else if (valid_o && !ready_i) begin
           Tests:       T5 T6 T8 
102                             // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103        unreachable          mask <= ppc_out;
104                           end
                        MISSING_ELSE
105                         end
106                     
107                         if (EnDataPort == 1) begin: gen_datapath
108                           always_comb begin
109        1/1                  data_o = '0;
           Tests:       T1 T2 T3 
110        1/1                  for (int i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
111        1/1                    if (winner[i]) begin
           Tests:       T1 T2 T3 
112        1/1                      data_o = data_i[i];
           Tests:       T8 T30 T31 
113                               end
                        MISSING_ELSE
114                             end
115                           end
116                         end else begin: gen_nodatapath
117                           assign data_o = '1;
118                           // The following signal is used to avoid possible lint errors.
119                           logic [DW-1:0] unused_data [N];
120                           assign unused_data = data_i;
121                         end
122                     
123                         always_comb begin
124        1/1                idx_o = '0;
           Tests:       T1 T2 T3 
125        1/1                for (int unsigned i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
126        1/1                  if (winner[i]) begin
           Tests:       T1 T2 T3 
127        1/1                    idx_o = i[IdxW-1:0];
           Tests:       T8 T30 T31 
128                             end
                        MISSING_ELSE
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
 | Total | Covered | Percent | 
| Conditions | 9 | 7 | 77.78 | 
| Logical | 9 | 7 | 77.78 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Not Covered |  | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T8,T30,T31 | 
| 1 | 0 | Covered | T8,T30,T31 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T5,T6,T8 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T8,T30,T31 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
9 | 
90.00  | 
| TERNARY | 
76 | 
2 | 
1 | 
50.00  | 
| TERNARY | 
90 | 
1 | 
1 | 
100.00 | 
| IF | 
96 | 
3 | 
3 | 
100.00 | 
| IF | 
126 | 
2 | 
2 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
76             assign arb_req = (|masked_req) ? masked_req : req_i;
                                              -1-  
                                              ==>  
                                              ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Not Covered | 
 | 
| 0 | 
Covered | 
T1,T2,T3 | 
90             assign gnt_o    = (ready_i) ? winner : '0;
                                           -1-  
                                           ==>  
                                           ==> (Unreachable)  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Unreachable | 
 | 
96               if (!rst_ni) begin
                 -1-  
97                 mask <= '0;
                   ==>
98               end else if (valid_o && ready_i) begin
                          -2-  
99                 // Latch only when requests accepted
100                mask <= mask_next;
                   ==>
101              end else if (valid_o && !ready_i) begin
                          -3-  
102                // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103                mask <= ppc_out;
                   ==> (Unreachable)
104              end
                 MISSING_ELSE
                 ==>
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T8,T30,T31 | 
| 0 | 
0 | 
1 | 
Unreachable | 
 | 
| 0 | 
0 | 
0 | 
Covered | 
T5,T6,T8 | 
126                if (winner[i]) begin
                   -1-  
127                  idx_o = i[IdxW-1:0];
                     ==>
128                end
                   MISSING_ELSE
                   ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T8,T30,T31 | 
| 0 | 
Covered | 
T1,T2,T3 | 
111                  if (winner[i]) begin
                     -1-  
112                    data_o = data_i[i];
                       ==>
113                  end
                     MISSING_ELSE
                     ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T8,T30,T31 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
29717061 | 
0 | 
0 | 
| T5 | 
144 | 
144 | 
0 | 
0 | 
| T6 | 
28883 | 
27128 | 
0 | 
0 | 
| T8 | 
3340 | 
3280 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
72 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
81888 | 
0 | 
0 | 
| T28 | 
0 | 
648 | 
0 | 
0 | 
| T29 | 
0 | 
102752 | 
0 | 
0 | 
| T30 | 
0 | 
108152 | 
0 | 
0 | 
| T31 | 
0 | 
161648 | 
0 | 
0 | 
| T32 | 
0 | 
439576 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
954 | 
954 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
645751 | 
0 | 
0 | 
| T8 | 
3340 | 
275 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T18 | 
24271 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
0 | 
6174 | 
0 | 
0 | 
| T41 | 
0 | 
827 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
181 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
645751 | 
0 | 
0 | 
| T8 | 
3340 | 
275 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T18 | 
24271 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
0 | 
6174 | 
0 | 
0 | 
| T41 | 
0 | 
827 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
181 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
29717061 | 
0 | 
0 | 
| T5 | 
144 | 
144 | 
0 | 
0 | 
| T6 | 
28883 | 
27128 | 
0 | 
0 | 
| T8 | 
3340 | 
3280 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
72 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
81888 | 
0 | 
0 | 
| T28 | 
0 | 
648 | 
0 | 
0 | 
| T29 | 
0 | 
102752 | 
0 | 
0 | 
| T30 | 
0 | 
108152 | 
0 | 
0 | 
| T31 | 
0 | 
161648 | 
0 | 
0 | 
| T32 | 
0 | 
439576 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
29717061 | 
0 | 
0 | 
| T5 | 
144 | 
144 | 
0 | 
0 | 
| T6 | 
28883 | 
27128 | 
0 | 
0 | 
| T8 | 
3340 | 
3280 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
72 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
81888 | 
0 | 
0 | 
| T28 | 
0 | 
648 | 
0 | 
0 | 
| T29 | 
0 | 
102752 | 
0 | 
0 | 
| T30 | 
0 | 
108152 | 
0 | 
0 | 
| T31 | 
0 | 
161648 | 
0 | 
0 | 
| T32 | 
0 | 
439576 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
645751 | 
0 | 
0 | 
| T8 | 
3340 | 
275 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T18 | 
24271 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
0 | 
6174 | 
0 | 
0 | 
| T41 | 
0 | 
827 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
181 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
LockArbDecision_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
645751 | 
0 | 
0 | 
| T8 | 
3340 | 
275 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T18 | 
24271 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
0 | 
6174 | 
0 | 
0 | 
| T41 | 
0 | 
827 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
181 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
645751 | 
0 | 
0 | 
| T8 | 
3340 | 
275 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T18 | 
24271 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
0 | 
6174 | 
0 | 
0 | 
| T41 | 
0 | 
827 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
181 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
645751 | 
0 | 
0 | 
| T8 | 
3340 | 
275 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T18 | 
24271 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
0 | 
6174 | 
0 | 
0 | 
| T41 | 
0 | 
827 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
181 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
ReqStaysHighUntilGranted0_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
0 | 
0 | 
0 | 
RoundRobin_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
0 | 
0 | 
0 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
29717061 | 
0 | 
0 | 
| T5 | 
144 | 
144 | 
0 | 
0 | 
| T6 | 
28883 | 
27128 | 
0 | 
0 | 
| T8 | 
3340 | 
3280 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
72 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T26 | 
0 | 
81888 | 
0 | 
0 | 
| T28 | 
0 | 
648 | 
0 | 
0 | 
| T29 | 
0 | 
102752 | 
0 | 
0 | 
| T30 | 
0 | 
108152 | 
0 | 
0 | 
| T31 | 
0 | 
161648 | 
0 | 
0 | 
| T32 | 
0 | 
439576 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
645751 | 
0 | 
0 | 
| T8 | 
3340 | 
275 | 
0 | 
0 | 
| T9 | 
320 | 
0 | 
0 | 
0 | 
| T10 | 
4898 | 
0 | 
0 | 
0 | 
| T13 | 
105816 | 
0 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
0 | 
0 | 
0 | 
| T16 | 
154055 | 
0 | 
0 | 
0 | 
| T17 | 
51106 | 
0 | 
0 | 
0 | 
| T18 | 
24271 | 
0 | 
0 | 
0 | 
| T22 | 
0 | 
2005 | 
0 | 
0 | 
| T24 | 
0 | 
3722 | 
0 | 
0 | 
| T26 | 
85708 | 
0 | 
0 | 
0 | 
| T30 | 
0 | 
4196 | 
0 | 
0 | 
| T31 | 
0 | 
4020 | 
0 | 
0 | 
| T32 | 
0 | 
6174 | 
0 | 
0 | 
| T41 | 
0 | 
827 | 
0 | 
0 | 
| T43 | 
0 | 
4867 | 
0 | 
0 | 
| T44 | 
0 | 
181 | 
0 | 
0 | 
| T68 | 
0 | 
2 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 75 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 | 
| ALWAYS | 82 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 96 | 5 | 5 | 100.00 | 
| ALWAYS | 109 | 4 | 4 | 100.00 | 
| ALWAYS | 124 | 4 | 4 | 100.00 | 
54                        logic unused_req_chk;
55         unreachable    assign unused_req_chk = req_chk_i;
56                      
57                        `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58                      
59                        // this case is basically just a bypass
60                        if (N == 1) begin : gen_degenerate_case
61                      
62                          assign valid_o  = req_i[0];
63                          assign data_o   = data_i[0];
64                          assign gnt_o[0] = valid_o & ready_i;
65                          assign idx_o    = '0;
66                      
67                        end else begin : gen_normal_case
68                      
69                          logic [N-1:0] masked_req;
70                          logic [N-1:0] ppc_out;
71                          logic [N-1:0] arb_req;
72                          logic [N-1:0] mask, mask_next;
73                          logic [N-1:0] winner;
74                      
75         1/1              assign masked_req = mask & req_i;
           Tests:       T1 T2 T3 
76         1/1              assign arb_req = (|masked_req) ? masked_req : req_i;
           Tests:       T1 T2 T3 
77                      
78                          // PPC
79                          //   Even below code looks O(n) but DC optimizes it to O(log(N))
80                          //   Using Parallel Prefix Computation
81                          always_comb begin
82         1/1                ppc_out[0] = arb_req[0];
           Tests:       T1 T2 T3 
83         1/1                for (int i = 1 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
84         1/1                  ppc_out[i] = ppc_out[i-1] | arb_req[i];
           Tests:       T1 T2 T3 
85                            end
86                          end
87                      
88                          // Grant Generation: Leading-One detector
89         1/1              assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
90         1/1              assign gnt_o    = (ready_i) ? winner : '0;
           Tests:       T1 T2 T3 
91                      
92         1/1              assign valid_o = |req_i;
           Tests:       T1 T2 T3 
93                          // Mask Generation
94         1/1              assign mask_next = {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
95                          always_ff @(posedge clk_i or negedge rst_ni) begin
96         1/1                if (!rst_ni) begin
           Tests:       T1 T2 T3 
97         1/1                  mask <= '0;
           Tests:       T1 T2 T3 
98         1/1                end else if (valid_o && ready_i) begin
           Tests:       T1 T9 T10 
99                              // Latch only when requests accepted
100        1/1                  mask <= mask_next;
           Tests:       T32 T41 T42 
101        1/1                end else if (valid_o && !ready_i) begin
           Tests:       T1 T9 T10 
102                             // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103        unreachable          mask <= ppc_out;
104                           end
                        MISSING_ELSE
105                         end
106                     
107                         if (EnDataPort == 1) begin: gen_datapath
108                           always_comb begin
109        1/1                  data_o = '0;
           Tests:       T1 T2 T3 
110        1/1                  for (int i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
111        1/1                    if (winner[i]) begin
           Tests:       T1 T2 T3 
112        1/1                      data_o = data_i[i];
           Tests:       T32 T41 T42 
113                               end
                        MISSING_ELSE
114                             end
115                           end
116                         end else begin: gen_nodatapath
117                           assign data_o = '1;
118                           // The following signal is used to avoid possible lint errors.
119                           logic [DW-1:0] unused_data [N];
120                           assign unused_data = data_i;
121                         end
122                     
123                         always_comb begin
124        1/1                idx_o = '0;
           Tests:       T1 T2 T3 
125        1/1                for (int unsigned i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
126        1/1                  if (winner[i]) begin
           Tests:       T1 T2 T3 
127        1/1                    idx_o = i[IdxW-1:0];
           Tests:       T32 T41 T42 
128                             end
                        MISSING_ELSE
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
 | Total | Covered | Percent | 
| Conditions | 9 | 8 | 88.89 | 
| Logical | 9 | 8 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T32,T41,T42 | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T32,T41,T42 | 
| 1 | 0 | Covered | T32,T41,T42 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T9,T10 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T32,T41,T42 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
10 | 
100.00 | 
| TERNARY | 
76 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
90 | 
1 | 
1 | 
100.00 | 
| IF | 
96 | 
3 | 
3 | 
100.00 | 
| IF | 
126 | 
2 | 
2 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
76             assign arb_req = (|masked_req) ? masked_req : req_i;
                                              -1-  
                                              ==>  
                                              ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T32,T41,T42 | 
| 0 | 
Covered | 
T1,T2,T3 | 
90             assign gnt_o    = (ready_i) ? winner : '0;
                                           -1-  
                                           ==>  
                                           ==> (Unreachable)  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Unreachable | 
 | 
96               if (!rst_ni) begin
                 -1-  
97                 mask <= '0;
                   ==>
98               end else if (valid_o && ready_i) begin
                          -2-  
99                 // Latch only when requests accepted
100                mask <= mask_next;
                   ==>
101              end else if (valid_o && !ready_i) begin
                          -3-  
102                // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103                mask <= ppc_out;
                   ==> (Unreachable)
104              end
                 MISSING_ELSE
                 ==>
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T32,T41,T42 | 
| 0 | 
0 | 
1 | 
Unreachable | 
 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T9,T10 | 
126                if (winner[i]) begin
                   -1-  
127                  idx_o = i[IdxW-1:0];
                     ==>
128                end
                   MISSING_ELSE
                   ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T32,T41,T42 | 
| 0 | 
Covered | 
T1,T2,T3 | 
111                  if (winner[i]) begin
                     -1-  
112                    data_o = data_i[i];
                       ==>
113                  end
                     MISSING_ELSE
                     ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T32,T41,T42 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
119091307 | 
0 | 
0 | 
| T1 | 
14657 | 
14532 | 
0 | 
0 | 
| T5 | 
144 | 
0 | 
0 | 
0 | 
| T6 | 
28883 | 
0 | 
0 | 
0 | 
| T8 | 
3340 | 
0 | 
0 | 
0 | 
| T9 | 
320 | 
320 | 
0 | 
0 | 
| T10 | 
4898 | 
4898 | 
0 | 
0 | 
| T13 | 
105816 | 
105816 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
7680 | 
0 | 
0 | 
| T16 | 
154055 | 
153886 | 
0 | 
0 | 
| T17 | 
0 | 
51106 | 
0 | 
0 | 
| T18 | 
0 | 
24271 | 
0 | 
0 | 
| T19 | 
0 | 
60240 | 
0 | 
0 | 
| T20 | 
0 | 
47372 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
954 | 
954 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
805791 | 
0 | 
0 | 
| T22 | 
534933 | 
0 | 
0 | 
0 | 
| T32 | 
564831 | 
5702 | 
0 | 
0 | 
| T36 | 
0 | 
520 | 
0 | 
0 | 
| T41 | 
444493 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T44 | 
0 | 
4530 | 
0 | 
0 | 
| T48 | 
0 | 
10299 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
80 | 
0 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
| T87 | 
0 | 
262 | 
0 | 
0 | 
| T88 | 
0 | 
1076 | 
0 | 
0 | 
| T89 | 
0 | 
4 | 
0 | 
0 | 
| T90 | 
576 | 
0 | 
0 | 
0 | 
| T91 | 
11915 | 
0 | 
0 | 
0 | 
| T92 | 
140 | 
0 | 
0 | 
0 | 
| T93 | 
4878 | 
0 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
805791 | 
0 | 
0 | 
| T22 | 
534933 | 
0 | 
0 | 
0 | 
| T32 | 
564831 | 
5702 | 
0 | 
0 | 
| T36 | 
0 | 
520 | 
0 | 
0 | 
| T41 | 
444493 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T44 | 
0 | 
4530 | 
0 | 
0 | 
| T48 | 
0 | 
10299 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
80 | 
0 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
| T87 | 
0 | 
262 | 
0 | 
0 | 
| T88 | 
0 | 
1076 | 
0 | 
0 | 
| T89 | 
0 | 
4 | 
0 | 
0 | 
| T90 | 
576 | 
0 | 
0 | 
0 | 
| T91 | 
11915 | 
0 | 
0 | 
0 | 
| T92 | 
140 | 
0 | 
0 | 
0 | 
| T93 | 
4878 | 
0 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
119091307 | 
0 | 
0 | 
| T1 | 
14657 | 
14532 | 
0 | 
0 | 
| T5 | 
144 | 
0 | 
0 | 
0 | 
| T6 | 
28883 | 
0 | 
0 | 
0 | 
| T8 | 
3340 | 
0 | 
0 | 
0 | 
| T9 | 
320 | 
320 | 
0 | 
0 | 
| T10 | 
4898 | 
4898 | 
0 | 
0 | 
| T13 | 
105816 | 
105816 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
7680 | 
0 | 
0 | 
| T16 | 
154055 | 
153886 | 
0 | 
0 | 
| T17 | 
0 | 
51106 | 
0 | 
0 | 
| T18 | 
0 | 
24271 | 
0 | 
0 | 
| T19 | 
0 | 
60240 | 
0 | 
0 | 
| T20 | 
0 | 
47372 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
119091307 | 
0 | 
0 | 
| T1 | 
14657 | 
14532 | 
0 | 
0 | 
| T5 | 
144 | 
0 | 
0 | 
0 | 
| T6 | 
28883 | 
0 | 
0 | 
0 | 
| T8 | 
3340 | 
0 | 
0 | 
0 | 
| T9 | 
320 | 
320 | 
0 | 
0 | 
| T10 | 
4898 | 
4898 | 
0 | 
0 | 
| T13 | 
105816 | 
105816 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
7680 | 
0 | 
0 | 
| T16 | 
154055 | 
153886 | 
0 | 
0 | 
| T17 | 
0 | 
51106 | 
0 | 
0 | 
| T18 | 
0 | 
24271 | 
0 | 
0 | 
| T19 | 
0 | 
60240 | 
0 | 
0 | 
| T20 | 
0 | 
47372 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
805791 | 
0 | 
0 | 
| T22 | 
534933 | 
0 | 
0 | 
0 | 
| T32 | 
564831 | 
5702 | 
0 | 
0 | 
| T36 | 
0 | 
520 | 
0 | 
0 | 
| T41 | 
444493 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T44 | 
0 | 
4530 | 
0 | 
0 | 
| T48 | 
0 | 
10299 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
80 | 
0 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
| T87 | 
0 | 
262 | 
0 | 
0 | 
| T88 | 
0 | 
1076 | 
0 | 
0 | 
| T89 | 
0 | 
4 | 
0 | 
0 | 
| T90 | 
576 | 
0 | 
0 | 
0 | 
| T91 | 
11915 | 
0 | 
0 | 
0 | 
| T92 | 
140 | 
0 | 
0 | 
0 | 
| T93 | 
4878 | 
0 | 
0 | 
0 | 
LockArbDecision_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
805791 | 
0 | 
0 | 
| T22 | 
534933 | 
0 | 
0 | 
0 | 
| T32 | 
564831 | 
5702 | 
0 | 
0 | 
| T36 | 
0 | 
520 | 
0 | 
0 | 
| T41 | 
444493 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T44 | 
0 | 
4530 | 
0 | 
0 | 
| T48 | 
0 | 
10299 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
80 | 
0 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
| T87 | 
0 | 
262 | 
0 | 
0 | 
| T88 | 
0 | 
1076 | 
0 | 
0 | 
| T89 | 
0 | 
4 | 
0 | 
0 | 
| T90 | 
576 | 
0 | 
0 | 
0 | 
| T91 | 
11915 | 
0 | 
0 | 
0 | 
| T92 | 
140 | 
0 | 
0 | 
0 | 
| T93 | 
4878 | 
0 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
805791 | 
0 | 
0 | 
| T22 | 
534933 | 
0 | 
0 | 
0 | 
| T32 | 
564831 | 
5702 | 
0 | 
0 | 
| T36 | 
0 | 
520 | 
0 | 
0 | 
| T41 | 
444493 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T44 | 
0 | 
4530 | 
0 | 
0 | 
| T48 | 
0 | 
10299 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
80 | 
0 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
| T87 | 
0 | 
262 | 
0 | 
0 | 
| T88 | 
0 | 
1076 | 
0 | 
0 | 
| T89 | 
0 | 
4 | 
0 | 
0 | 
| T90 | 
576 | 
0 | 
0 | 
0 | 
| T91 | 
11915 | 
0 | 
0 | 
0 | 
| T92 | 
140 | 
0 | 
0 | 
0 | 
| T93 | 
4878 | 
0 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
805791 | 
0 | 
0 | 
| T22 | 
534933 | 
0 | 
0 | 
0 | 
| T32 | 
564831 | 
5702 | 
0 | 
0 | 
| T36 | 
0 | 
520 | 
0 | 
0 | 
| T41 | 
444493 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T44 | 
0 | 
4530 | 
0 | 
0 | 
| T48 | 
0 | 
10299 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
80 | 
0 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
| T87 | 
0 | 
262 | 
0 | 
0 | 
| T88 | 
0 | 
1076 | 
0 | 
0 | 
| T89 | 
0 | 
4 | 
0 | 
0 | 
| T90 | 
576 | 
0 | 
0 | 
0 | 
| T91 | 
11915 | 
0 | 
0 | 
0 | 
| T92 | 
140 | 
0 | 
0 | 
0 | 
| T93 | 
4878 | 
0 | 
0 | 
0 | 
ReqStaysHighUntilGranted0_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
0 | 
0 | 
0 | 
RoundRobin_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
0 | 
0 | 
0 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
119091307 | 
0 | 
0 | 
| T1 | 
14657 | 
14532 | 
0 | 
0 | 
| T5 | 
144 | 
0 | 
0 | 
0 | 
| T6 | 
28883 | 
0 | 
0 | 
0 | 
| T8 | 
3340 | 
0 | 
0 | 
0 | 
| T9 | 
320 | 
320 | 
0 | 
0 | 
| T10 | 
4898 | 
4898 | 
0 | 
0 | 
| T13 | 
105816 | 
105816 | 
0 | 
0 | 
| T14 | 
72 | 
0 | 
0 | 
0 | 
| T15 | 
7680 | 
7680 | 
0 | 
0 | 
| T16 | 
154055 | 
153886 | 
0 | 
0 | 
| T17 | 
0 | 
51106 | 
0 | 
0 | 
| T18 | 
0 | 
24271 | 
0 | 
0 | 
| T19 | 
0 | 
60240 | 
0 | 
0 | 
| T20 | 
0 | 
47372 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
150193449 | 
805791 | 
0 | 
0 | 
| T22 | 
534933 | 
0 | 
0 | 
0 | 
| T32 | 
564831 | 
5702 | 
0 | 
0 | 
| T36 | 
0 | 
520 | 
0 | 
0 | 
| T41 | 
444493 | 
4 | 
0 | 
0 | 
| T42 | 
0 | 
4154 | 
0 | 
0 | 
| T44 | 
0 | 
4530 | 
0 | 
0 | 
| T48 | 
0 | 
10299 | 
0 | 
0 | 
| T58 | 
0 | 
467 | 
0 | 
0 | 
| T68 | 
80 | 
0 | 
0 | 
0 | 
| T69 | 
13380 | 
0 | 
0 | 
0 | 
| T70 | 
111398 | 
0 | 
0 | 
0 | 
| T87 | 
0 | 
262 | 
0 | 
0 | 
| T88 | 
0 | 
1076 | 
0 | 
0 | 
| T89 | 
0 | 
4 | 
0 | 
0 | 
| T90 | 
576 | 
0 | 
0 | 
0 | 
| T91 | 
11915 | 
0 | 
0 | 
0 | 
| T92 | 
140 | 
0 | 
0 | 
0 | 
| T93 | 
4878 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 22 | 22 | 100.00 | 
| CONT_ASSIGN | 55 | 0 | 0 |  | 
| CONT_ASSIGN | 75 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 76 | 1 | 1 | 100.00 | 
| ALWAYS | 82 | 3 | 3 | 100.00 | 
| CONT_ASSIGN | 89 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 90 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 92 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 94 | 1 | 1 | 100.00 | 
| ALWAYS | 96 | 5 | 5 | 100.00 | 
| ALWAYS | 109 | 4 | 4 | 100.00 | 
| ALWAYS | 124 | 4 | 4 | 100.00 | 
54                        logic unused_req_chk;
55         unreachable    assign unused_req_chk = req_chk_i;
56                      
57                        `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58                      
59                        // this case is basically just a bypass
60                        if (N == 1) begin : gen_degenerate_case
61                      
62                          assign valid_o  = req_i[0];
63                          assign data_o   = data_i[0];
64                          assign gnt_o[0] = valid_o & ready_i;
65                          assign idx_o    = '0;
66                      
67                        end else begin : gen_normal_case
68                      
69                          logic [N-1:0] masked_req;
70                          logic [N-1:0] ppc_out;
71                          logic [N-1:0] arb_req;
72                          logic [N-1:0] mask, mask_next;
73                          logic [N-1:0] winner;
74                      
75         1/1              assign masked_req = mask & req_i;
           Tests:       T1 T2 T3 
76         1/1              assign arb_req = (|masked_req) ? masked_req : req_i;
           Tests:       T1 T2 T3 
77                      
78                          // PPC
79                          //   Even below code looks O(n) but DC optimizes it to O(log(N))
80                          //   Using Parallel Prefix Computation
81                          always_comb begin
82         1/1                ppc_out[0] = arb_req[0];
           Tests:       T1 T2 T3 
83         1/1                for (int i = 1 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
84         1/1                  ppc_out[i] = ppc_out[i-1] | arb_req[i];
           Tests:       T1 T2 T3 
85                            end
86                          end
87                      
88                          // Grant Generation: Leading-One detector
89         1/1              assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
90         1/1              assign gnt_o    = (ready_i) ? winner : '0;
           Tests:       T1 T2 T3 
91                      
92         1/1              assign valid_o = |req_i;
           Tests:       T1 T2 T3 
93                          // Mask Generation
94         1/1              assign mask_next = {ppc_out[N-2:0], 1'b0};
           Tests:       T1 T2 T3 
95                          always_ff @(posedge clk_i or negedge rst_ni) begin
96         1/1                if (!rst_ni) begin
           Tests:       T1 T2 T3 
97         1/1                  mask <= '0;
           Tests:       T1 T2 T3 
98         1/1                end else if (valid_o && ready_i) begin
           Tests:       T1 T2 T3 
99                              // Latch only when requests accepted
100        1/1                  mask <= mask_next;
           Tests:       T1 T8 T9 
101        1/1                end else if (valid_o && !ready_i) begin
           Tests:       T1 T2 T3 
102                             // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103        unreachable          mask <= ppc_out;
104                           end
                        MISSING_ELSE
105                         end
106                     
107                         if (EnDataPort == 1) begin: gen_datapath
108                           always_comb begin
109        1/1                  data_o = '0;
           Tests:       T1 T2 T3 
110        1/1                  for (int i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
111        1/1                    if (winner[i]) begin
           Tests:       T1 T2 T3 
112        1/1                      data_o = data_i[i];
           Tests:       T1 T8 T9 
113                               end
                        MISSING_ELSE
114                             end
115                           end
116                         end else begin: gen_nodatapath
117                           assign data_o = '1;
118                           // The following signal is used to avoid possible lint errors.
119                           logic [DW-1:0] unused_data [N];
120                           assign unused_data = data_i;
121                         end
122                     
123                         always_comb begin
124        1/1                idx_o = '0;
           Tests:       T1 T2 T3 
125        1/1                for (int unsigned i = 0 ; i < N ; i++) begin
           Tests:       T1 T2 T3 
126        1/1                  if (winner[i]) begin
           Tests:       T1 T2 T3 
127        1/1                    idx_o = i[IdxW-1:0];
           Tests:       T1 T8 T9 
128                             end
                        MISSING_ELSE
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
 | Total | Covered | Percent | 
| Conditions | 9 | 8 | 88.89 | 
| Logical | 9 | 8 | 88.89 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
| -1- | Status | Tests |                       
| 0 | Covered | T1,T2,T3 | 
| 1 | Covered | T8,T30,T31 | 
 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T8,T30,T31 | 
| 1 | 0 | Covered | T1,T8,T9 | 
 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
| -1- | Status | Tests |                       
| 0 | Unreachable |  | 
| 1 | Covered | T1,T2,T3 | 
 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Unreachable |  | 
| 1 | 1 | Covered | T1,T8,T9 | 
 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Unreachable |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Unreachable |  | 
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
 | Line No. | Total | Covered | Percent | 
| Branches | 
 | 
10 | 
10 | 
100.00 | 
| TERNARY | 
76 | 
2 | 
2 | 
100.00 | 
| TERNARY | 
90 | 
1 | 
1 | 
100.00 | 
| IF | 
96 | 
3 | 
3 | 
100.00 | 
| IF | 
126 | 
2 | 
2 | 
100.00 | 
| IF | 
111 | 
2 | 
2 | 
100.00 | 
76             assign arb_req = (|masked_req) ? masked_req : req_i;
                                              -1-  
                                              ==>  
                                              ==>  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T8,T30,T31 | 
| 0 | 
Covered | 
T1,T2,T3 | 
90             assign gnt_o    = (ready_i) ? winner : '0;
                                           -1-  
                                           ==>  
                                           ==> (Unreachable)  
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T2,T3 | 
| 0 | 
Unreachable | 
 | 
96               if (!rst_ni) begin
                 -1-  
97                 mask <= '0;
                   ==>
98               end else if (valid_o && ready_i) begin
                          -2-  
99                 // Latch only when requests accepted
100                mask <= mask_next;
                   ==>
101              end else if (valid_o && !ready_i) begin
                          -3-  
102                // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103                mask <= ppc_out;
                   ==> (Unreachable)
104              end
                 MISSING_ELSE
                 ==>
Branches:
| -1- | -2- | -3- | Status | Tests | 
| 1 | 
- | 
- | 
Covered | 
T1,T2,T3 | 
| 0 | 
1 | 
- | 
Covered | 
T1,T8,T9 | 
| 0 | 
0 | 
1 | 
Unreachable | 
 | 
| 0 | 
0 | 
0 | 
Covered | 
T1,T2,T3 | 
126                if (winner[i]) begin
                   -1-  
127                  idx_o = i[IdxW-1:0];
                     ==>
128                end
                   MISSING_ELSE
                   ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T8,T9 | 
| 0 | 
Covered | 
T1,T2,T3 | 
111                  if (winner[i]) begin
                     -1-  
112                    data_o = data_i[i];
                       ==>
113                  end
                     MISSING_ELSE
                     ==>
Branches:
| -1- | Status | Tests | 
| 1 | 
Covered | 
T1,T8,T9 | 
| 0 | 
Covered | 
T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Assertion Details
CheckHotOne_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
442436244 | 
0 | 
0 | 
| T1 | 
96744 | 
96651 | 
0 | 
0 | 
| T2 | 
1000 | 
915 | 
0 | 
0 | 
| T3 | 
1004 | 
933 | 
0 | 
0 | 
| T4 | 
1032 | 
963 | 
0 | 
0 | 
| T5 | 
1369 | 
1273 | 
0 | 
0 | 
| T6 | 
27379 | 
27329 | 
0 | 
0 | 
| T7 | 
5315 | 
5252 | 
0 | 
0 | 
| T8 | 
16114 | 
16051 | 
0 | 
0 | 
| T9 | 
2955 | 
2863 | 
0 | 
0 | 
| T10 | 
12149 | 
12050 | 
0 | 
0 | 
CheckNGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
954 | 
954 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 | 
GntImpliesReady_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
2323447 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
16114 | 
86 | 
0 | 
0 | 
| T9 | 
2955 | 
832 | 
0 | 
0 | 
| T10 | 
12149 | 
832 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T15 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T17 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
GntImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
2323447 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
16114 | 
86 | 
0 | 
0 | 
| T9 | 
2955 | 
832 | 
0 | 
0 | 
| T10 | 
12149 | 
832 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T15 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T17 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
GrantKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
442436244 | 
0 | 
0 | 
| T1 | 
96744 | 
96651 | 
0 | 
0 | 
| T2 | 
1000 | 
915 | 
0 | 
0 | 
| T3 | 
1004 | 
933 | 
0 | 
0 | 
| T4 | 
1032 | 
963 | 
0 | 
0 | 
| T5 | 
1369 | 
1273 | 
0 | 
0 | 
| T6 | 
27379 | 
27329 | 
0 | 
0 | 
| T7 | 
5315 | 
5252 | 
0 | 
0 | 
| T8 | 
16114 | 
16051 | 
0 | 
0 | 
| T9 | 
2955 | 
2863 | 
0 | 
0 | 
| T10 | 
12149 | 
12050 | 
0 | 
0 | 
IdxKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
442436244 | 
0 | 
0 | 
| T1 | 
96744 | 
96651 | 
0 | 
0 | 
| T2 | 
1000 | 
915 | 
0 | 
0 | 
| T3 | 
1004 | 
933 | 
0 | 
0 | 
| T4 | 
1032 | 
963 | 
0 | 
0 | 
| T5 | 
1369 | 
1273 | 
0 | 
0 | 
| T6 | 
27379 | 
27329 | 
0 | 
0 | 
| T7 | 
5315 | 
5252 | 
0 | 
0 | 
| T8 | 
16114 | 
16051 | 
0 | 
0 | 
| T9 | 
2955 | 
2863 | 
0 | 
0 | 
| T10 | 
12149 | 
12050 | 
0 | 
0 | 
IndexIsCorrect_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
2323447 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
16114 | 
86 | 
0 | 
0 | 
| T9 | 
2955 | 
832 | 
0 | 
0 | 
| T10 | 
12149 | 
832 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T15 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T17 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
LockArbDecision_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
0 | 
0 | 
0 | 
NoReadyValidNoGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
0 | 
0 | 
0 | 
ReadyAndValidImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
2323447 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
16114 | 
86 | 
0 | 
0 | 
| T9 | 
2955 | 
832 | 
0 | 
0 | 
| T10 | 
12149 | 
832 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T15 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T17 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
ReqAndReadyImplyGrant_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
2323447 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
16114 | 
86 | 
0 | 
0 | 
| T9 | 
2955 | 
832 | 
0 | 
0 | 
| T10 | 
12149 | 
832 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T15 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T17 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
ReqImpliesValid_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
2323447 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
16114 | 
86 | 
0 | 
0 | 
| T9 | 
2955 | 
832 | 
0 | 
0 | 
| T10 | 
12149 | 
832 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T15 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T17 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 | 
ReqStaysHighUntilGranted0_M
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
0 | 
0 | 
0 | 
RoundRobin_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
7 | 
0 | 
954 | 
| T71 | 
581274 | 
1 | 
0 | 
1 | 
| T72 | 
0 | 
1 | 
0 | 
0 | 
| T73 | 
0 | 
1 | 
0 | 
0 | 
| T74 | 
0 | 
1 | 
0 | 
0 | 
| T75 | 
0 | 
1 | 
0 | 
0 | 
| T76 | 
0 | 
1 | 
0 | 
0 | 
| T77 | 
0 | 
1 | 
0 | 
0 | 
| T78 | 
673804 | 
0 | 
0 | 
1 | 
| T79 | 
6856 | 
0 | 
0 | 
1 | 
| T80 | 
3260 | 
0 | 
0 | 
1 | 
| T81 | 
548349 | 
0 | 
0 | 
1 | 
| T82 | 
10479 | 
0 | 
0 | 
1 | 
| T83 | 
48993 | 
0 | 
0 | 
1 | 
| T84 | 
72584 | 
0 | 
0 | 
1 | 
| T85 | 
52773 | 
0 | 
0 | 
1 | 
| T86 | 
39863 | 
0 | 
0 | 
1 | 
ValidKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
442436244 | 
0 | 
0 | 
| T1 | 
96744 | 
96651 | 
0 | 
0 | 
| T2 | 
1000 | 
915 | 
0 | 
0 | 
| T3 | 
1004 | 
933 | 
0 | 
0 | 
| T4 | 
1032 | 
963 | 
0 | 
0 | 
| T5 | 
1369 | 
1273 | 
0 | 
0 | 
| T6 | 
27379 | 
27329 | 
0 | 
0 | 
| T7 | 
5315 | 
5252 | 
0 | 
0 | 
| T8 | 
16114 | 
16051 | 
0 | 
0 | 
| T9 | 
2955 | 
2863 | 
0 | 
0 | 
| T10 | 
12149 | 
12050 | 
0 | 
0 | 
gen_data_port_assertion.DataFlow_A
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
442522611 | 
2323447 | 
0 | 
0 | 
| T1 | 
96744 | 
832 | 
0 | 
0 | 
| T2 | 
1000 | 
0 | 
0 | 
0 | 
| T3 | 
1004 | 
0 | 
0 | 
0 | 
| T4 | 
1032 | 
0 | 
0 | 
0 | 
| T5 | 
1369 | 
0 | 
0 | 
0 | 
| T6 | 
27379 | 
0 | 
0 | 
0 | 
| T7 | 
5315 | 
0 | 
0 | 
0 | 
| T8 | 
16114 | 
86 | 
0 | 
0 | 
| T9 | 
2955 | 
832 | 
0 | 
0 | 
| T10 | 
12149 | 
832 | 
0 | 
0 | 
| T13 | 
0 | 
832 | 
0 | 
0 | 
| T15 | 
0 | 
832 | 
0 | 
0 | 
| T16 | 
0 | 
832 | 
0 | 
0 | 
| T17 | 
0 | 
832 | 
0 | 
0 | 
| T18 | 
0 | 
832 | 
0 | 
0 | 
| T38 | 
0 | 
832 | 
0 | 
0 |