Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T1 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T22,T24,T42 |
1 | 0 | Covered | T22,T24,T42 |
1 | 1 | Covered | T22,T24,T42 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T22,T24,T42 |
1 | 0 | Covered | T22,T24,T42 |
1 | 1 | Covered | T22,T24,T42 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1388343147 |
2735 |
0 |
0 |
T22 |
54010 |
7 |
0 |
0 |
T23 |
6930 |
0 |
0 |
0 |
T24 |
276246 |
7 |
0 |
0 |
T27 |
766878 |
0 |
0 |
0 |
T29 |
15382 |
0 |
0 |
0 |
T38 |
7454 |
0 |
0 |
0 |
T42 |
462353 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
523745 |
0 |
0 |
0 |
T46 |
3446 |
0 |
0 |
0 |
T47 |
69599 |
7 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T50 |
31343 |
0 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
T55 |
407893 |
0 |
0 |
0 |
T59 |
0 |
11 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T64 |
0 |
11 |
0 |
0 |
T70 |
110337 |
0 |
0 |
0 |
T71 |
2578 |
0 |
0 |
0 |
T72 |
78257 |
0 |
0 |
0 |
T73 |
54261 |
0 |
0 |
0 |
T81 |
0 |
12 |
0 |
0 |
T82 |
0 |
5 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T88 |
0 |
7 |
0 |
0 |
T93 |
2040 |
0 |
0 |
0 |
T106 |
80674 |
0 |
0 |
0 |
T119 |
23472 |
0 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
7 |
0 |
0 |
T159 |
0 |
7 |
0 |
0 |
T160 |
0 |
7 |
0 |
0 |
T161 |
0 |
11 |
0 |
0 |
T162 |
0 |
7 |
0 |
0 |
T163 |
0 |
2 |
0 |
0 |
T164 |
3578 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
447899118 |
2735 |
0 |
0 |
T22 |
38624 |
7 |
0 |
0 |
T23 |
288 |
0 |
0 |
0 |
T24 |
33688 |
7 |
0 |
0 |
T27 |
222228 |
0 |
0 |
0 |
T38 |
2866 |
0 |
0 |
0 |
T42 |
170976 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
96201 |
0 |
0 |
0 |
T46 |
2036 |
0 |
0 |
0 |
T47 |
13238 |
7 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T50 |
9362 |
0 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
T55 |
81081 |
0 |
0 |
0 |
T59 |
0 |
11 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T64 |
0 |
11 |
0 |
0 |
T70 |
79398 |
0 |
0 |
0 |
T71 |
1182 |
0 |
0 |
0 |
T72 |
14544 |
0 |
0 |
0 |
T73 |
16592 |
0 |
0 |
0 |
T81 |
0 |
12 |
0 |
0 |
T82 |
0 |
5 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
T88 |
0 |
7 |
0 |
0 |
T106 |
60080 |
0 |
0 |
0 |
T112 |
464300 |
0 |
0 |
0 |
T119 |
3360 |
0 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
7 |
0 |
0 |
T159 |
0 |
7 |
0 |
0 |
T160 |
0 |
7 |
0 |
0 |
T161 |
0 |
11 |
0 |
0 |
T162 |
0 |
7 |
0 |
0 |
T163 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T1 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T22,T24,T47 |
1 | 0 | Covered | T22,T24,T47 |
1 | 1 | Covered | T22,T24,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T22,T24,T47 |
1 | 0 | Covered | T22,T24,T47 |
1 | 1 | Covered | T22,T24,T47 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
462781049 |
162 |
0 |
0 |
T22 |
27005 |
2 |
0 |
0 |
T23 |
3465 |
0 |
0 |
0 |
T24 |
138123 |
2 |
0 |
0 |
T27 |
383439 |
0 |
0 |
0 |
T29 |
7691 |
0 |
0 |
0 |
T38 |
3727 |
0 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T93 |
1020 |
0 |
0 |
0 |
T106 |
40337 |
0 |
0 |
0 |
T119 |
11736 |
0 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T161 |
0 |
6 |
0 |
0 |
T162 |
0 |
2 |
0 |
0 |
T163 |
0 |
2 |
0 |
0 |
T164 |
1789 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149299706 |
162 |
0 |
0 |
T22 |
19312 |
2 |
0 |
0 |
T23 |
144 |
0 |
0 |
0 |
T24 |
16844 |
2 |
0 |
0 |
T27 |
111114 |
0 |
0 |
0 |
T38 |
1433 |
0 |
0 |
0 |
T42 |
56992 |
0 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T70 |
26466 |
0 |
0 |
0 |
T88 |
0 |
2 |
0 |
0 |
T106 |
30040 |
0 |
0 |
0 |
T112 |
232150 |
0 |
0 |
0 |
T119 |
1680 |
0 |
0 |
0 |
T158 |
0 |
2 |
0 |
0 |
T159 |
0 |
2 |
0 |
0 |
T160 |
0 |
2 |
0 |
0 |
T161 |
0 |
6 |
0 |
0 |
T162 |
0 |
2 |
0 |
0 |
T163 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T1 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T22,T24,T47 |
1 | 0 | Covered | T22,T24,T47 |
1 | 1 | Covered | T22,T24,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T22,T24,T47 |
1 | 0 | Covered | T22,T24,T47 |
1 | 1 | Covered | T22,T24,T47 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
462781049 |
320 |
0 |
0 |
T22 |
27005 |
5 |
0 |
0 |
T23 |
3465 |
0 |
0 |
0 |
T24 |
138123 |
5 |
0 |
0 |
T27 |
383439 |
0 |
0 |
0 |
T29 |
7691 |
0 |
0 |
0 |
T38 |
3727 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T88 |
0 |
5 |
0 |
0 |
T93 |
1020 |
0 |
0 |
0 |
T106 |
40337 |
0 |
0 |
0 |
T119 |
11736 |
0 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
5 |
0 |
0 |
T159 |
0 |
5 |
0 |
0 |
T160 |
0 |
5 |
0 |
0 |
T161 |
0 |
5 |
0 |
0 |
T162 |
0 |
5 |
0 |
0 |
T164 |
1789 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149299706 |
320 |
0 |
0 |
T22 |
19312 |
5 |
0 |
0 |
T23 |
144 |
0 |
0 |
0 |
T24 |
16844 |
5 |
0 |
0 |
T27 |
111114 |
0 |
0 |
0 |
T38 |
1433 |
0 |
0 |
0 |
T42 |
56992 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T70 |
26466 |
0 |
0 |
0 |
T88 |
0 |
5 |
0 |
0 |
T106 |
30040 |
0 |
0 |
0 |
T112 |
232150 |
0 |
0 |
0 |
T119 |
1680 |
0 |
0 |
0 |
T157 |
0 |
1 |
0 |
0 |
T158 |
0 |
5 |
0 |
0 |
T159 |
0 |
5 |
0 |
0 |
T160 |
0 |
5 |
0 |
0 |
T161 |
0 |
5 |
0 |
0 |
T162 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T1 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T4,T5 |
0 | 1 | Covered | T42,T43,T52 |
1 | 0 | Covered | T42,T43,T52 |
1 | 1 | Covered | T42,T43,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T42,T43,T52 |
1 | 0 | Covered | T42,T43,T52 |
1 | 1 | Covered | T42,T43,T52 |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
462781049 |
2253 |
0 |
0 |
T42 |
462353 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
523745 |
0 |
0 |
0 |
T46 |
3446 |
0 |
0 |
0 |
T47 |
69599 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T50 |
31343 |
0 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
T55 |
407893 |
0 |
0 |
0 |
T59 |
0 |
11 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T64 |
0 |
11 |
0 |
0 |
T70 |
110337 |
0 |
0 |
0 |
T71 |
2578 |
0 |
0 |
0 |
T72 |
78257 |
0 |
0 |
0 |
T73 |
54261 |
0 |
0 |
0 |
T81 |
0 |
12 |
0 |
0 |
T82 |
0 |
5 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
149299706 |
2253 |
0 |
0 |
T42 |
56992 |
4 |
0 |
0 |
T43 |
0 |
5 |
0 |
0 |
T45 |
96201 |
0 |
0 |
0 |
T46 |
2036 |
0 |
0 |
0 |
T47 |
13238 |
0 |
0 |
0 |
T48 |
0 |
11 |
0 |
0 |
T50 |
9362 |
0 |
0 |
0 |
T52 |
0 |
7 |
0 |
0 |
T55 |
81081 |
0 |
0 |
0 |
T59 |
0 |
11 |
0 |
0 |
T60 |
0 |
2 |
0 |
0 |
T64 |
0 |
11 |
0 |
0 |
T70 |
26466 |
0 |
0 |
0 |
T71 |
1182 |
0 |
0 |
0 |
T72 |
14544 |
0 |
0 |
0 |
T73 |
16592 |
0 |
0 |
0 |
T81 |
0 |
12 |
0 |
0 |
T82 |
0 |
5 |
0 |
0 |
T83 |
0 |
2 |
0 |
0 |