Line Coverage for Module : 
prim_generic_clock_mux2
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Module : 
prim_generic_clock_mux2
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Module : 
prim_generic_clock_mux2
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
460804455 | 
460797469 | 
0 | 
0 | 
| 
selKnown1 | 
153466567 | 
153465766 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
460804455 | 
460797469 | 
0 | 
0 | 
| T1 | 
15 | 
13 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
232686 | 
232682 | 
0 | 
0 | 
| T4 | 
1083 | 
1079 | 
0 | 
0 | 
| T5 | 
675 | 
671 | 
0 | 
0 | 
| T6 | 
270186 | 
270180 | 
0 | 
0 | 
| T7 | 
49827 | 
49821 | 
0 | 
0 | 
| T8 | 
31065 | 
31059 | 
0 | 
0 | 
| T9 | 
1406659 | 
1406655 | 
0 | 
0 | 
| T10 | 
12639 | 
12633 | 
0 | 
0 | 
| T11 | 
18687 | 
18684 | 
0 | 
0 | 
| T12 | 
103427 | 
103440 | 
0 | 
0 | 
| T13 | 
16 | 
22 | 
0 | 
0 | 
| T14 | 
31 | 
30 | 
0 | 
0 | 
| T15 | 
8 | 
13 | 
0 | 
0 | 
| T16 | 
57 | 
82 | 
0 | 
0 | 
| T17 | 
5 | 
3 | 
0 | 
0 | 
| T18 | 
11 | 
9 | 
0 | 
0 | 
| T19 | 
0 | 
10 | 
0 | 
0 | 
| T20 | 
0 | 
30 | 
0 | 
0 | 
| T21 | 
0 | 
3 | 
0 | 
0 | 
| T22 | 
0 | 
10 | 
0 | 
0 | 
| T23 | 
1 | 
0 | 
0 | 
0 | 
| T24 | 
1 | 
0 | 
0 | 
0 | 
| T25 | 
1 | 
0 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153466567 | 
153465766 | 
0 | 
0 | 
| T3 | 
77561 | 
77560 | 
0 | 
0 | 
| T4 | 
360 | 
359 | 
0 | 
0 | 
| T5 | 
224 | 
223 | 
0 | 
0 | 
| T6 | 
90041 | 
90040 | 
0 | 
0 | 
| T7 | 
16600 | 
16599 | 
0 | 
0 | 
| T8 | 
10348 | 
10347 | 
0 | 
0 | 
| T9 | 
468886 | 
468885 | 
0 | 
0 | 
| T10 | 
4208 | 
4207 | 
0 | 
0 | 
| T11 | 
6227 | 
6226 | 
0 | 
0 | 
| T12 | 
34463 | 
34462 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_clk_spi_in_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
153466567 | 
153465766 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153466567 | 
153465766 | 
0 | 
0 | 
| T3 | 
77561 | 
77560 | 
0 | 
0 | 
| T4 | 
360 | 
359 | 
0 | 
0 | 
| T5 | 
224 | 
223 | 
0 | 
0 | 
| T6 | 
90041 | 
90040 | 
0 | 
0 | 
| T7 | 
16600 | 
16599 | 
0 | 
0 | 
| T8 | 
10348 | 
10347 | 
0 | 
0 | 
| T9 | 
468886 | 
468885 | 
0 | 
0 | 
| T10 | 
4208 | 
4207 | 
0 | 
0 | 
| T11 | 
6227 | 
6226 | 
0 | 
0 | 
| T12 | 
34463 | 
34462 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T3,T4,T5 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T3,T4,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_clk_spi_out_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
153467500 | 
153466544 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153467500 | 
153466544 | 
0 | 
0 | 
| T3 | 
77562 | 
77561 | 
0 | 
0 | 
| T4 | 
361 | 
360 | 
0 | 
0 | 
| T5 | 
225 | 
224 | 
0 | 
0 | 
| T6 | 
90042 | 
90041 | 
0 | 
0 | 
| T7 | 
16601 | 
16600 | 
0 | 
0 | 
| T8 | 
10349 | 
10348 | 
0 | 
0 | 
| T9 | 
468886 | 
468885 | 
0 | 
0 | 
| T10 | 
4209 | 
4208 | 
0 | 
0 | 
| T11 | 
6228 | 
6227 | 
0 | 
0 | 
| T12 | 
34464 | 
34463 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T6,T7 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T6,T7 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_clk_csb_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
64974 | 
64018 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
64974 | 
64018 | 
0 | 
0 | 
| T1 | 
8 | 
7 | 
0 | 
0 | 
| T2 | 
1 | 
0 | 
0 | 
0 | 
| T3 | 
1 | 
0 | 
0 | 
0 | 
| T4 | 
1 | 
0 | 
0 | 
0 | 
| T5 | 
1 | 
0 | 
0 | 
0 | 
| T6 | 
21 | 
20 | 
0 | 
0 | 
| T7 | 
9 | 
8 | 
0 | 
0 | 
| T8 | 
7 | 
6 | 
0 | 
0 | 
| T9 | 
1 | 
0 | 
0 | 
0 | 
| T10 | 
5 | 
4 | 
0 | 
0 | 
| T11 | 
0 | 
2 | 
0 | 
0 | 
| T12 | 
0 | 
18 | 
0 | 
0 | 
| T13 | 
0 | 
8 | 
0 | 
0 | 
| T15 | 
0 | 
7 | 
0 | 
0 | 
| T16 | 
0 | 
28 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T6,T7 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T6,T7 | 
Assert Coverage for Instance : tb.dut.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
64018 | 
63351 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
64018 | 
63351 | 
0 | 
0 | 
| T1 | 
7 | 
6 | 
0 | 
0 | 
| T6 | 
20 | 
19 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
4 | 
3 | 
0 | 
0 | 
| T11 | 
2 | 
1 | 
0 | 
0 | 
| T12 | 
18 | 
17 | 
0 | 
0 | 
| T13 | 
8 | 
7 | 
0 | 
0 | 
| T15 | 
7 | 
6 | 
0 | 
0 | 
| T16 | 
28 | 
27 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T6,T7,T8 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T6,T7,T8 | 
Assert Coverage for Instance : tb.dut.u_csb_rst_out_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
63137 | 
62530 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
63137 | 
62530 | 
0 | 
0 | 
| T6 | 
20 | 
19 | 
0 | 
0 | 
| T7 | 
8 | 
7 | 
0 | 
0 | 
| T8 | 
6 | 
5 | 
0 | 
0 | 
| T10 | 
4 | 
3 | 
0 | 
0 | 
| T11 | 
2 | 
1 | 
0 | 
0 | 
| T12 | 
18 | 
17 | 
0 | 
0 | 
| T13 | 
8 | 
7 | 
0 | 
0 | 
| T16 | 
28 | 
27 | 
0 | 
0 | 
| T17 | 
4 | 
3 | 
0 | 
0 | 
| T18 | 
10 | 
9 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T3,T4 | 
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
70164 | 
69782 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
70164 | 
69782 | 
0 | 
0 | 
| T1 | 
8 | 
7 | 
0 | 
0 | 
| T3 | 
310 | 
309 | 
0 | 
0 | 
| T4 | 
5 | 
4 | 
0 | 
0 | 
| T5 | 
3 | 
2 | 
0 | 
0 | 
| T9 | 
481 | 
480 | 
0 | 
0 | 
| T15 | 
7 | 
6 | 
0 | 
0 | 
| T25 | 
4 | 
3 | 
0 | 
0 | 
| T26 | 
5 | 
4 | 
0 | 
0 | 
| T27 | 
415 | 
414 | 
0 | 
0 | 
| T28 | 
5 | 
4 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T3,T4,T5 | 
Assert Coverage for Instance : tb.dut.u_tpm_rst_out_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
69269 | 
68946 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
69269 | 
68946 | 
0 | 
0 | 
| T3 | 
310 | 
309 | 
0 | 
0 | 
| T4 | 
5 | 
4 | 
0 | 
0 | 
| T5 | 
3 | 
2 | 
0 | 
0 | 
| T9 | 
481 | 
480 | 
0 | 
0 | 
| T25 | 
4 | 
3 | 
0 | 
0 | 
| T26 | 
5 | 
4 | 
0 | 
0 | 
| T27 | 
415 | 
414 | 
0 | 
0 | 
| T29 | 
142 | 
141 | 
0 | 
0 | 
| T30 | 
5 | 
4 | 
0 | 
0 | 
| T31 | 
10 | 
9 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T3,T4 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T3,T4 | 
Assert Coverage for Instance : tb.dut.u_tpm_csb_rst_sync.g_scan_mux.u_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
70164 | 
69782 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
70164 | 
69782 | 
0 | 
0 | 
| T1 | 
8 | 
7 | 
0 | 
0 | 
| T3 | 
310 | 
309 | 
0 | 
0 | 
| T4 | 
5 | 
4 | 
0 | 
0 | 
| T5 | 
3 | 
2 | 
0 | 
0 | 
| T9 | 
481 | 
480 | 
0 | 
0 | 
| T15 | 
7 | 
6 | 
0 | 
0 | 
| T25 | 
4 | 
3 | 
0 | 
0 | 
| T26 | 
5 | 
4 | 
0 | 
0 | 
| T27 | 
415 | 
414 | 
0 | 
0 | 
| T28 | 
5 | 
4 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 4 | 44.44 | 
| Logical | 9 | 4 | 44.44 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T1,T2,T3 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T1,T2,T3 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_spid_status.u_csb_rst_scan_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
1162 | 
206 | 
0 | 
0 | 
| 
selKnown1 | 
0 | 
0 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
1162 | 
206 | 
0 | 
0 | 
| T14 | 
31 | 
30 | 
0 | 
0 | 
| T15 | 
1 | 
0 | 
0 | 
0 | 
| T16 | 
1 | 
0 | 
0 | 
0 | 
| T17 | 
1 | 
0 | 
0 | 
0 | 
| T18 | 
1 | 
0 | 
0 | 
0 | 
| T19 | 
0 | 
10 | 
0 | 
0 | 
| T20 | 
0 | 
30 | 
0 | 
0 | 
| T21 | 
0 | 
3 | 
0 | 
0 | 
| T22 | 
0 | 
10 | 
0 | 
0 | 
| T23 | 
1 | 
0 | 
0 | 
0 | 
| T24 | 
1 | 
0 | 
0 | 
0 | 
| T25 | 
1 | 
0 | 
0 | 
0 | 
| T26 | 
1 | 
0 | 
0 | 
0 | 
| T32 | 
0 | 
10 | 
0 | 
0 | 
| T33 | 
0 | 
2 | 
0 | 
0 | 
| T34 | 
0 | 
2 | 
0 | 
0 | 
| T35 | 
0 | 
1 | 
0 | 
0 | 
| T36 | 
0 | 
4 | 
0 | 
0 | 
| T37 | 
1 | 
0 | 
0 | 
0 | 
 
Line Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 17 | 1 | 1 | 100.00 | 
16                        // We model the mux with logic operations for GTECH runs.
17         1/1            assign clk_o = (sel_i & clk1_i) | (~sel_i & clk0_i);
           Tests:       T1 T2 T3 
Cond Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
 | Total | Covered | Percent | 
| Conditions | 9 | 5 | 55.56 | 
| Logical | 9 | 5 | 55.56 | 
| Non-Logical | 0 | 0 |  | 
| Event | 0 | 0 |  | 
 LINE       17
 EXPRESSION ((sel_i & clk1_i) | (((~sel_i)) & clk0_i))
             --------1-------   ----------2----------
| -1- | -2- | Status | Tests |                       
| 0 | 0 | Covered | T3,T4,T5 | 
| 0 | 1 | Covered | T1,T2,T3 | 
| 1 | 0 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (sel_i & clk1_i)
                 --1--   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Covered | T3,T4,T5 | 
| 1 | 0 | Not Covered |  | 
| 1 | 1 | Not Covered |  | 
 LINE       17
 SUB-EXPRESSION (((~sel_i)) & clk0_i)
                 -----1----   ---2--
| -1- | -2- | Status | Tests |                       
| 0 | 1 | Not Covered |  | 
| 1 | 0 | Covered | T3,T4,T5 | 
| 1 | 1 | Covered | T1,T2,T3 | 
Assert Coverage for Instance : tb.dut.u_clk_spi.gen_generic.u_impl_generic.gen_scan.i_dft_tck_mux.gen_generic.u_impl_generic
Assertion Details
| Name | Attempts | Real Successes | Failures | Incomplete | 
| 
selKnown0 | 
153467500 | 
153466544 | 
0 | 
0 | 
| 
selKnown1 | 
153466567 | 
153465766 | 
0 | 
0 | 
selKnown0
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153467500 | 
153466544 | 
0 | 
0 | 
| T3 | 
77562 | 
77561 | 
0 | 
0 | 
| T4 | 
361 | 
360 | 
0 | 
0 | 
| T5 | 
225 | 
224 | 
0 | 
0 | 
| T6 | 
90042 | 
90041 | 
0 | 
0 | 
| T7 | 
16601 | 
16600 | 
0 | 
0 | 
| T8 | 
10349 | 
10348 | 
0 | 
0 | 
| T9 | 
468886 | 
468885 | 
0 | 
0 | 
| T10 | 
4209 | 
4208 | 
0 | 
0 | 
| T11 | 
6228 | 
6227 | 
0 | 
0 | 
| T12 | 
34464 | 
34463 | 
0 | 
0 | 
selKnown1
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
153466567 | 
153465766 | 
0 | 
0 | 
| T3 | 
77561 | 
77560 | 
0 | 
0 | 
| T4 | 
360 | 
359 | 
0 | 
0 | 
| T5 | 
224 | 
223 | 
0 | 
0 | 
| T6 | 
90041 | 
90040 | 
0 | 
0 | 
| T7 | 
16600 | 
16599 | 
0 | 
0 | 
| T8 | 
10348 | 
10347 | 
0 | 
0 | 
| T9 | 
468886 | 
468885 | 
0 | 
0 | 
| T10 | 
4208 | 
4207 | 
0 | 
0 | 
| T11 | 
6227 | 
6226 | 
0 | 
0 | 
| T12 | 
34463 | 
34462 | 
0 | 
0 |