Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T3 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T13,T51,T40 |
1 | 0 | Covered | T13,T51,T40 |
1 | 1 | Covered | T13,T51,T40 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T51,T40 |
1 | 0 | Covered | T13,T51,T40 |
1 | 1 | Covered | T13,T51,T40 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1306099224 |
2894 |
0 |
0 |
T13 |
317096 |
7 |
0 |
0 |
T14 |
17522 |
0 |
0 |
0 |
T15 |
1732 |
0 |
0 |
0 |
T16 |
1367656 |
0 |
0 |
0 |
T17 |
83026 |
0 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T23 |
2026 |
0 |
0 |
0 |
T24 |
2812 |
0 |
0 |
0 |
T25 |
11044 |
0 |
0 |
0 |
T26 |
15190 |
0 |
0 |
0 |
T39 |
1762 |
0 |
0 |
0 |
T40 |
163211 |
2 |
0 |
0 |
T44 |
274293 |
0 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
277424 |
7 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T51 |
0 |
7 |
0 |
0 |
T52 |
46514 |
7 |
0 |
0 |
T53 |
220539 |
0 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T57 |
60067 |
0 |
0 |
0 |
T58 |
84315 |
0 |
0 |
0 |
T60 |
113030 |
0 |
0 |
0 |
T61 |
83373 |
0 |
0 |
0 |
T62 |
72672 |
0 |
0 |
0 |
T65 |
0 |
5 |
0 |
0 |
T68 |
0 |
7 |
0 |
0 |
T76 |
0 |
7 |
0 |
0 |
T83 |
0 |
3 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T149 |
0 |
3 |
0 |
0 |
T150 |
0 |
7 |
0 |
0 |
T151 |
0 |
7 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
460399701 |
2894 |
0 |
0 |
T13 |
51684 |
7 |
0 |
0 |
T16 |
453184 |
0 |
0 |
0 |
T17 |
63392 |
0 |
0 |
0 |
T18 |
27026 |
0 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T25 |
1108 |
0 |
0 |
0 |
T26 |
2144 |
0 |
0 |
0 |
T27 |
183856 |
0 |
0 |
0 |
T37 |
82608 |
0 |
0 |
0 |
T38 |
6270 |
0 |
0 |
0 |
T40 |
231469 |
2 |
0 |
0 |
T44 |
123433 |
0 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
515691 |
7 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T51 |
31982 |
7 |
0 |
0 |
T52 |
38700 |
7 |
0 |
0 |
T53 |
312272 |
0 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T57 |
10920 |
0 |
0 |
0 |
T58 |
153752 |
0 |
0 |
0 |
T60 |
103088 |
0 |
0 |
0 |
T61 |
11280 |
0 |
0 |
0 |
T62 |
190796 |
0 |
0 |
0 |
T65 |
0 |
5 |
0 |
0 |
T68 |
0 |
7 |
0 |
0 |
T76 |
0 |
7 |
0 |
0 |
T83 |
0 |
3 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
T149 |
0 |
3 |
0 |
0 |
T150 |
0 |
7 |
0 |
0 |
T151 |
0 |
7 |
0 |
0 |
T152 |
0 |
7 |
0 |
0 |
T153 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T3 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T13,T51,T52 |
1 | 0 | Covered | T13,T51,T52 |
1 | 1 | Covered | T13,T51,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T51,T52 |
1 | 0 | Covered | T13,T51,T52 |
1 | 1 | Covered | T13,T51,T52 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435366408 |
176 |
0 |
0 |
T13 |
158548 |
2 |
0 |
0 |
T14 |
8761 |
0 |
0 |
0 |
T15 |
866 |
0 |
0 |
0 |
T16 |
683828 |
0 |
0 |
0 |
T17 |
41513 |
0 |
0 |
0 |
T23 |
1013 |
0 |
0 |
0 |
T24 |
1406 |
0 |
0 |
0 |
T25 |
5522 |
0 |
0 |
0 |
T26 |
7595 |
0 |
0 |
0 |
T39 |
881 |
0 |
0 |
0 |
T51 |
0 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153466567 |
176 |
0 |
0 |
T13 |
25842 |
2 |
0 |
0 |
T16 |
226592 |
0 |
0 |
0 |
T17 |
31696 |
0 |
0 |
0 |
T18 |
13513 |
0 |
0 |
0 |
T25 |
554 |
0 |
0 |
0 |
T26 |
1072 |
0 |
0 |
0 |
T27 |
91928 |
0 |
0 |
0 |
T37 |
41304 |
0 |
0 |
0 |
T38 |
3135 |
0 |
0 |
0 |
T51 |
15991 |
2 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T68 |
0 |
2 |
0 |
0 |
T76 |
0 |
2 |
0 |
0 |
T149 |
0 |
2 |
0 |
0 |
T150 |
0 |
2 |
0 |
0 |
T151 |
0 |
2 |
0 |
0 |
T152 |
0 |
2 |
0 |
0 |
T153 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T3 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T13,T51,T52 |
1 | 0 | Covered | T13,T51,T52 |
1 | 1 | Covered | T13,T51,T52 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T13,T51,T52 |
1 | 0 | Covered | T13,T51,T52 |
1 | 1 | Covered | T13,T51,T52 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435366408 |
316 |
0 |
0 |
T13 |
158548 |
5 |
0 |
0 |
T14 |
8761 |
0 |
0 |
0 |
T15 |
866 |
0 |
0 |
0 |
T16 |
683828 |
0 |
0 |
0 |
T17 |
41513 |
0 |
0 |
0 |
T23 |
1013 |
0 |
0 |
0 |
T24 |
1406 |
0 |
0 |
0 |
T25 |
5522 |
0 |
0 |
0 |
T26 |
7595 |
0 |
0 |
0 |
T39 |
881 |
0 |
0 |
0 |
T51 |
0 |
5 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
T76 |
0 |
5 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T151 |
0 |
5 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T153 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153466567 |
316 |
0 |
0 |
T13 |
25842 |
5 |
0 |
0 |
T16 |
226592 |
0 |
0 |
0 |
T17 |
31696 |
0 |
0 |
0 |
T18 |
13513 |
0 |
0 |
0 |
T25 |
554 |
0 |
0 |
0 |
T26 |
1072 |
0 |
0 |
0 |
T27 |
91928 |
0 |
0 |
0 |
T37 |
41304 |
0 |
0 |
0 |
T38 |
3135 |
0 |
0 |
0 |
T51 |
15991 |
5 |
0 |
0 |
T52 |
0 |
3 |
0 |
0 |
T68 |
0 |
5 |
0 |
0 |
T76 |
0 |
5 |
0 |
0 |
T149 |
0 |
1 |
0 |
0 |
T150 |
0 |
5 |
0 |
0 |
T151 |
0 |
5 |
0 |
0 |
T152 |
0 |
5 |
0 |
0 |
T153 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T3 T4 T5
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T3,T4,T5 |
0 | 1 | Covered | T40,T47,T48 |
1 | 0 | Covered | T40,T47,T48 |
1 | 1 | Covered | T40,T47,T48 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T40,T47,T48 |
1 | 0 | Covered | T40,T47,T48 |
1 | 1 | Covered | T40,T47,T48 |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
435366408 |
2402 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T40 |
163211 |
2 |
0 |
0 |
T44 |
274293 |
0 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
277424 |
7 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T52 |
46514 |
0 |
0 |
0 |
T53 |
220539 |
0 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T57 |
60067 |
0 |
0 |
0 |
T58 |
84315 |
0 |
0 |
0 |
T60 |
113030 |
0 |
0 |
0 |
T61 |
83373 |
0 |
0 |
0 |
T62 |
72672 |
0 |
0 |
0 |
T65 |
0 |
5 |
0 |
0 |
T83 |
0 |
3 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153466567 |
2402 |
0 |
0 |
T21 |
0 |
11 |
0 |
0 |
T40 |
231469 |
2 |
0 |
0 |
T44 |
123433 |
0 |
0 |
0 |
T45 |
0 |
2 |
0 |
0 |
T47 |
515691 |
7 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T49 |
0 |
3 |
0 |
0 |
T52 |
38700 |
0 |
0 |
0 |
T53 |
312272 |
0 |
0 |
0 |
T55 |
0 |
6 |
0 |
0 |
T57 |
10920 |
0 |
0 |
0 |
T58 |
153752 |
0 |
0 |
0 |
T60 |
103088 |
0 |
0 |
0 |
T61 |
11280 |
0 |
0 |
0 |
T62 |
190796 |
0 |
0 |
0 |
T65 |
0 |
5 |
0 |
0 |
T83 |
0 |
3 |
0 |
0 |
T84 |
0 |
2 |
0 |
0 |