Line Coverage for Module :
prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 + N=5,DW=75,EnDataPort=1,IdxW=3 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 55 | 0 | 0 | |
CONT_ASSIGN | 75 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
ALWAYS | 82 | 3 | 3 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 90 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
ALWAYS | 96 | 5 | 5 | 100.00 |
ALWAYS | 109 | 4 | 4 | 100.00 |
ALWAYS | 124 | 4 | 4 | 100.00 |
54 logic unused_req_chk;
55 unreachable assign unused_req_chk = req_chk_i;
56
57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58
59 // this case is basically just a bypass
60 if (N == 1) begin : gen_degenerate_case
61
62 assign valid_o = req_i[0];
63 assign data_o = data_i[0];
64 assign gnt_o[0] = valid_o & ready_i;
65 assign idx_o = '0;
66
67 end else begin : gen_normal_case
68
69 logic [N-1:0] masked_req;
70 logic [N-1:0] ppc_out;
71 logic [N-1:0] arb_req;
72 logic [N-1:0] mask, mask_next;
73 logic [N-1:0] winner;
74
75 1/1 assign masked_req = mask & req_i;
Tests: T1 T2 T3
76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i;
Tests: T1 T2 T3
77
78 // PPC
79 // Even below code looks O(n) but DC optimizes it to O(log(N))
80 // Using Parallel Prefix Computation
81 always_comb begin
82 1/1 ppc_out[0] = arb_req[0];
Tests: T1 T2 T3
83 1/1 for (int i = 1 ; i < N ; i++) begin
Tests: T1 T2 T3
84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i];
Tests: T1 T2 T3
85 end
86 end
87
88 // Grant Generation: Leading-One detector
89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
Tests: T1 T2 T3
90 1/1 assign gnt_o = (ready_i) ? winner : '0;
Tests: T1 T2 T3
91
92 1/1 assign valid_o = |req_i;
Tests: T1 T2 T3
93 // Mask Generation
94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0};
Tests: T1 T2 T3
95 always_ff @(posedge clk_i or negedge rst_ni) begin
96 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
97 1/1 mask <= '0;
Tests: T1 T2 T3
98 1/1 end else if (valid_o && ready_i) begin
Tests: T1 T2 T3
99 // Latch only when requests accepted
100 1/1 mask <= mask_next;
Tests: T5 T6 T8
101 1/1 end else if (valid_o && !ready_i) begin
Tests: T1 T2 T3
102 // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103 unreachable mask <= ppc_out;
104 end
MISSING_ELSE
105 end
106
107 if (EnDataPort == 1) begin: gen_datapath
108 always_comb begin
109 1/1 data_o = '0;
Tests: T1 T2 T3
110 1/1 for (int i = 0 ; i < N ; i++) begin
Tests: T1 T2 T3
111 1/1 if (winner[i]) begin
Tests: T1 T2 T3
112 1/1 data_o = data_i[i];
Tests: T5 T6 T8
113 end
MISSING_ELSE
114 end
115 end
116 end else begin: gen_nodatapath
117 assign data_o = '1;
118 // The following signal is used to avoid possible lint errors.
119 logic [DW-1:0] unused_data [N];
120 assign unused_data = data_i;
121 end
122
123 always_comb begin
124 1/1 idx_o = '0;
Tests: T1 T2 T3
125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin
Tests: T1 T2 T3
126 1/1 if (winner[i]) begin
Tests: T1 T2 T3
127 1/1 idx_o = i[IdxW-1:0];
Tests: T5 T6 T8
128 end
MISSING_ELSE
Line Coverage for Module :
prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Line Coverage for Module self-instances :
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 55 | 0 | 0 | |
CONT_ASSIGN | 75 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
ALWAYS | 82 | 3 | 3 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 90 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
ALWAYS | 96 | 5 | 5 | 100.00 |
ALWAYS | 109 | 4 | 4 | 100.00 |
ALWAYS | 124 | 4 | 4 | 100.00 |
54 logic unused_req_chk;
55 unreachable assign unused_req_chk = req_chk_i;
56
57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58
59 // this case is basically just a bypass
60 if (N == 1) begin : gen_degenerate_case
61
62 assign valid_o = req_i[0];
63 assign data_o = data_i[0];
64 assign gnt_o[0] = valid_o & ready_i;
65 assign idx_o = '0;
66
67 end else begin : gen_normal_case
68
69 logic [N-1:0] masked_req;
70 logic [N-1:0] ppc_out;
71 logic [N-1:0] arb_req;
72 logic [N-1:0] mask, mask_next;
73 logic [N-1:0] winner;
74
75 1/1 assign masked_req = mask & req_i;
Tests: T1 T2 T3
76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i;
Tests: T1 T2 T3
77
78 // PPC
79 // Even below code looks O(n) but DC optimizes it to O(log(N))
80 // Using Parallel Prefix Computation
81 always_comb begin
82 1/1 ppc_out[0] = arb_req[0];
Tests: T1 T2 T3
83 1/1 for (int i = 1 ; i < N ; i++) begin
Tests: T1 T2 T3
84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i];
Tests: T1 T2 T3
85 end
86 end
87
88 // Grant Generation: Leading-One detector
89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
Tests: T1 T2 T3
90 1/1 assign gnt_o = (ready_i) ? winner : '0;
Tests: T1 T2 T3
91
92 1/1 assign valid_o = |req_i;
Tests: T1 T2 T3
93 // Mask Generation
94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0};
Tests: T1 T2 T3
95 always_ff @(posedge clk_i or negedge rst_ni) begin
96 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
97 1/1 mask <= '0;
Tests: T1 T2 T3
98 1/1 end else if (valid_o && ready_i) begin
Tests: T4 T5 T7
99 // Latch only when requests accepted
100 1/1 mask <= mask_next;
Tests: T5 T27 T29
101 1/1 end else if (valid_o && !ready_i) begin
Tests: T4 T5 T7
102 // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103 unreachable mask <= ppc_out;
104 end
MISSING_ELSE
105 end
106
107 if (EnDataPort == 1) begin: gen_datapath
108 always_comb begin
109 1/1 data_o = '0;
Tests: T1 T2 T3
110 1/1 for (int i = 0 ; i < N ; i++) begin
Tests: T1 T2 T3
111 1/1 if (winner[i]) begin
Tests: T1 T2 T3
112 1/1 data_o = data_i[i];
Tests: T5 T27 T29
113 end
MISSING_ELSE
114 end
115 end
116 end else begin: gen_nodatapath
117 assign data_o = '1;
118 // The following signal is used to avoid possible lint errors.
119 logic [DW-1:0] unused_data [N];
120 assign unused_data = data_i;
121 end
122
123 always_comb begin
124 1/1 idx_o = '0;
Tests: T1 T2 T3
125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin
Tests: T1 T2 T3
126 1/1 if (winner[i]) begin
Tests: T1 T2 T3
127 1/1 idx_o = i[IdxW-1:0];
Tests: T5 T27 T29
128 end
MISSING_ELSE
Cond Coverage for Module :
prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 9 | 7 | 77.78 |
Logical | 9 | 7 | 77.78 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 76
EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 84
EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
----------------1--------------- -------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T27,T29 |
1 | 0 | Covered | T5,T27,T29 |
LINE 90
EXPRESSION (ready_i ? gen_normal_case.winner : '0)
---1---
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (valid_o && ready_i)
---1--- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Unreachable | |
1 | 1 | Covered | T5,T27,T29 |
LINE 101
EXPRESSION (valid_o && ((!ready_i)))
---1--- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
1 | 1 | Unreachable | |
Cond Coverage for Module :
prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 9 | 8 | 88.89 |
Logical | 9 | 8 | 88.89 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 76
EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T41,T45 |
LINE 84
EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
----------------1--------------- -------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T41,T45 |
1 | 0 | Covered | T10,T41,T29 |
LINE 90
EXPRESSION (ready_i ? gen_normal_case.winner : '0)
---1---
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (valid_o && ready_i)
---1--- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T8,T9 |
1 | 0 | Unreachable | |
1 | 1 | Covered | T10,T41,T29 |
LINE 101
EXPRESSION (valid_o && ((!ready_i)))
---1--- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
1 | 1 | Unreachable | |
Cond Coverage for Module :
prim_arbiter_ppc ( parameter N=5,DW=75,EnDataPort=1,IdxW=3 )
Cond Coverage for Module self-instances :
| Total | Covered | Percent |
Conditions | 9 | 8 | 88.89 |
Logical | 9 | 8 | 88.89 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 76
EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T10,T27 |
LINE 84
EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
----------------1--------------- -------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T10,T27 |
1 | 0 | Covered | T5,T6,T8 |
LINE 90
EXPRESSION (ready_i ? gen_normal_case.winner : '0)
---1---
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (valid_o && ready_i)
---1--- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Covered | T5,T6,T8 |
LINE 101
EXPRESSION (valid_o && ((!ready_i)))
---1--- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
1 | 1 | Unreachable | |
Branch Coverage for Module :
prim_arbiter_ppc
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
76 |
2 |
2 |
100.00 |
TERNARY |
90 |
1 |
1 |
100.00 |
IF |
96 |
3 |
3 |
100.00 |
IF |
126 |
2 |
2 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
76 assign arb_req = (|masked_req) ? masked_req : req_i;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T27 |
0 |
Covered |
T1,T2,T3 |
90 assign gnt_o = (ready_i) ? winner : '0;
-1-
==>
==> (Unreachable)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
96 if (!rst_ni) begin
-1-
97 mask <= '0;
==>
98 end else if (valid_o && ready_i) begin
-2-
99 // Latch only when requests accepted
100 mask <= mask_next;
==>
101 end else if (valid_o && !ready_i) begin
-3-
102 // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103 mask <= ppc_out;
==> (Unreachable)
104 end
MISSING_ELSE
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T5,T6,T8 |
0 |
0 |
1 |
Unreachable |
|
0 |
0 |
0 |
Covered |
T1,T4,T5 |
126 if (winner[i]) begin
-1-
127 idx_o = i[IdxW-1:0];
==>
128 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T1,T2,T3 |
111 if (winner[i]) begin
-1-
112 data_o = data_i[i];
==>
113 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_arbiter_ppc
Assertion Details
CheckHotOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
687230255 |
0 |
0 |
T1 |
1424 |
1345 |
0 |
0 |
T2 |
1778 |
1696 |
0 |
0 |
T3 |
2044 |
1977 |
0 |
0 |
T4 |
1956 |
1867 |
0 |
0 |
T5 |
6693 |
6375 |
0 |
0 |
T6 |
68581 |
39530 |
0 |
0 |
T7 |
287107 |
253835 |
0 |
0 |
T8 |
166028 |
112534 |
0 |
0 |
T9 |
205368 |
182806 |
0 |
0 |
T10 |
152003 |
94258 |
0 |
0 |
T11 |
25312 |
12401 |
0 |
0 |
T12 |
296348 |
148174 |
0 |
0 |
T13 |
211208 |
105346 |
0 |
0 |
T16 |
149029 |
148721 |
0 |
0 |
T26 |
939 |
648 |
0 |
0 |
T27 |
0 |
1360 |
0 |
0 |
T28 |
0 |
77840 |
0 |
0 |
T29 |
0 |
91776 |
0 |
0 |
T30 |
0 |
9160 |
0 |
0 |
T31 |
0 |
130920 |
0 |
0 |
T32 |
0 |
360 |
0 |
0 |
CheckNGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
2862 |
2862 |
0 |
0 |
T1 |
3 |
3 |
0 |
0 |
T2 |
3 |
3 |
0 |
0 |
T3 |
3 |
3 |
0 |
0 |
T4 |
3 |
3 |
0 |
0 |
T5 |
3 |
3 |
0 |
0 |
T6 |
3 |
3 |
0 |
0 |
T7 |
3 |
3 |
0 |
0 |
T8 |
3 |
3 |
0 |
0 |
T9 |
3 |
3 |
0 |
0 |
T10 |
3 |
3 |
0 |
0 |
GntImpliesReady_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
4044591 |
0 |
0 |
T5 |
6693 |
49 |
0 |
0 |
T6 |
39589 |
832 |
0 |
0 |
T7 |
256415 |
0 |
0 |
0 |
T8 |
113280 |
832 |
0 |
0 |
T9 |
182904 |
832 |
0 |
0 |
T10 |
152003 |
1752 |
0 |
0 |
T11 |
68302 |
832 |
0 |
0 |
T12 |
1188924 |
832 |
0 |
0 |
T13 |
321070 |
1600 |
0 |
0 |
T16 |
298058 |
1664 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
87 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
3807 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
GntImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
4044591 |
0 |
0 |
T5 |
6693 |
49 |
0 |
0 |
T6 |
39589 |
832 |
0 |
0 |
T7 |
256415 |
0 |
0 |
0 |
T8 |
113280 |
832 |
0 |
0 |
T9 |
182904 |
832 |
0 |
0 |
T10 |
152003 |
1752 |
0 |
0 |
T11 |
68302 |
832 |
0 |
0 |
T12 |
1188924 |
832 |
0 |
0 |
T13 |
321070 |
1600 |
0 |
0 |
T16 |
298058 |
1664 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
87 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
3807 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
GrantKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
687230255 |
0 |
0 |
T1 |
1424 |
1345 |
0 |
0 |
T2 |
1778 |
1696 |
0 |
0 |
T3 |
2044 |
1977 |
0 |
0 |
T4 |
1956 |
1867 |
0 |
0 |
T5 |
6693 |
6375 |
0 |
0 |
T6 |
68581 |
39530 |
0 |
0 |
T7 |
287107 |
253835 |
0 |
0 |
T8 |
166028 |
112534 |
0 |
0 |
T9 |
205368 |
182806 |
0 |
0 |
T10 |
152003 |
94258 |
0 |
0 |
T11 |
25312 |
12401 |
0 |
0 |
T12 |
296348 |
148174 |
0 |
0 |
T13 |
211208 |
105346 |
0 |
0 |
T16 |
149029 |
148721 |
0 |
0 |
T26 |
939 |
648 |
0 |
0 |
T27 |
0 |
1360 |
0 |
0 |
T28 |
0 |
77840 |
0 |
0 |
T29 |
0 |
91776 |
0 |
0 |
T30 |
0 |
9160 |
0 |
0 |
T31 |
0 |
130920 |
0 |
0 |
T32 |
0 |
360 |
0 |
0 |
IdxKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
687230255 |
0 |
0 |
T1 |
1424 |
1345 |
0 |
0 |
T2 |
1778 |
1696 |
0 |
0 |
T3 |
2044 |
1977 |
0 |
0 |
T4 |
1956 |
1867 |
0 |
0 |
T5 |
6693 |
6375 |
0 |
0 |
T6 |
68581 |
39530 |
0 |
0 |
T7 |
287107 |
253835 |
0 |
0 |
T8 |
166028 |
112534 |
0 |
0 |
T9 |
205368 |
182806 |
0 |
0 |
T10 |
152003 |
94258 |
0 |
0 |
T11 |
25312 |
12401 |
0 |
0 |
T12 |
296348 |
148174 |
0 |
0 |
T13 |
211208 |
105346 |
0 |
0 |
T16 |
149029 |
148721 |
0 |
0 |
T26 |
939 |
648 |
0 |
0 |
T27 |
0 |
1360 |
0 |
0 |
T28 |
0 |
77840 |
0 |
0 |
T29 |
0 |
91776 |
0 |
0 |
T30 |
0 |
9160 |
0 |
0 |
T31 |
0 |
130920 |
0 |
0 |
T32 |
0 |
360 |
0 |
0 |
IndexIsCorrect_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
4044591 |
0 |
0 |
T5 |
6693 |
49 |
0 |
0 |
T6 |
39589 |
832 |
0 |
0 |
T7 |
256415 |
0 |
0 |
0 |
T8 |
113280 |
832 |
0 |
0 |
T9 |
182904 |
832 |
0 |
0 |
T10 |
152003 |
1752 |
0 |
0 |
T11 |
68302 |
832 |
0 |
0 |
T12 |
1188924 |
832 |
0 |
0 |
T13 |
321070 |
1600 |
0 |
0 |
T16 |
298058 |
1664 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
87 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
3807 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
LockArbDecision_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
4044591 |
0 |
0 |
T5 |
6693 |
49 |
0 |
0 |
T6 |
39589 |
832 |
0 |
0 |
T7 |
256415 |
0 |
0 |
0 |
T8 |
113280 |
832 |
0 |
0 |
T9 |
182904 |
832 |
0 |
0 |
T10 |
152003 |
1752 |
0 |
0 |
T11 |
68302 |
832 |
0 |
0 |
T12 |
1188924 |
832 |
0 |
0 |
T13 |
321070 |
1600 |
0 |
0 |
T16 |
298058 |
1664 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
87 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
3807 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
ReqAndReadyImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
4044591 |
0 |
0 |
T5 |
6693 |
49 |
0 |
0 |
T6 |
39589 |
832 |
0 |
0 |
T7 |
256415 |
0 |
0 |
0 |
T8 |
113280 |
832 |
0 |
0 |
T9 |
182904 |
832 |
0 |
0 |
T10 |
152003 |
1752 |
0 |
0 |
T11 |
68302 |
832 |
0 |
0 |
T12 |
1188924 |
832 |
0 |
0 |
T13 |
321070 |
1600 |
0 |
0 |
T16 |
298058 |
1664 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
87 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
3807 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
ReqImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
4044591 |
0 |
0 |
T5 |
6693 |
49 |
0 |
0 |
T6 |
39589 |
832 |
0 |
0 |
T7 |
256415 |
0 |
0 |
0 |
T8 |
113280 |
832 |
0 |
0 |
T9 |
182904 |
832 |
0 |
0 |
T10 |
152003 |
1752 |
0 |
0 |
T11 |
68302 |
832 |
0 |
0 |
T12 |
1188924 |
832 |
0 |
0 |
T13 |
321070 |
1600 |
0 |
0 |
T16 |
298058 |
1664 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
87 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
3807 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
ReqStaysHighUntilGranted0_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
0 |
0 |
0 |
RoundRobin_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
3 |
0 |
954 |
T67 |
327379 |
1 |
0 |
1 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
10415 |
0 |
0 |
1 |
T71 |
139047 |
0 |
0 |
1 |
T72 |
23074 |
0 |
0 |
1 |
T73 |
261769 |
0 |
0 |
1 |
T74 |
96346 |
0 |
0 |
1 |
T75 |
248312 |
0 |
0 |
1 |
T76 |
82399 |
0 |
0 |
1 |
T77 |
720 |
0 |
0 |
1 |
T78 |
1516 |
0 |
0 |
1 |
ValidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
687230255 |
0 |
0 |
T1 |
1424 |
1345 |
0 |
0 |
T2 |
1778 |
1696 |
0 |
0 |
T3 |
2044 |
1977 |
0 |
0 |
T4 |
1956 |
1867 |
0 |
0 |
T5 |
6693 |
6375 |
0 |
0 |
T6 |
68581 |
39530 |
0 |
0 |
T7 |
287107 |
253835 |
0 |
0 |
T8 |
166028 |
112534 |
0 |
0 |
T9 |
205368 |
182806 |
0 |
0 |
T10 |
152003 |
94258 |
0 |
0 |
T11 |
25312 |
12401 |
0 |
0 |
T12 |
296348 |
148174 |
0 |
0 |
T13 |
211208 |
105346 |
0 |
0 |
T16 |
149029 |
148721 |
0 |
0 |
T26 |
939 |
648 |
0 |
0 |
T27 |
0 |
1360 |
0 |
0 |
T28 |
0 |
77840 |
0 |
0 |
T29 |
0 |
91776 |
0 |
0 |
T30 |
0 |
9160 |
0 |
0 |
T31 |
0 |
130920 |
0 |
0 |
T32 |
0 |
360 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846116112 |
4044591 |
0 |
0 |
T5 |
6693 |
49 |
0 |
0 |
T6 |
39589 |
832 |
0 |
0 |
T7 |
256415 |
0 |
0 |
0 |
T8 |
113280 |
832 |
0 |
0 |
T9 |
182904 |
832 |
0 |
0 |
T10 |
152003 |
1752 |
0 |
0 |
T11 |
68302 |
832 |
0 |
0 |
T12 |
1188924 |
832 |
0 |
0 |
T13 |
321070 |
1600 |
0 |
0 |
T16 |
298058 |
1664 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
87 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
3807 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 55 | 0 | 0 | |
CONT_ASSIGN | 75 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
ALWAYS | 82 | 3 | 3 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 90 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
ALWAYS | 96 | 5 | 5 | 100.00 |
ALWAYS | 109 | 4 | 4 | 100.00 |
ALWAYS | 124 | 4 | 4 | 100.00 |
54 logic unused_req_chk;
55 unreachable assign unused_req_chk = req_chk_i;
56
57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58
59 // this case is basically just a bypass
60 if (N == 1) begin : gen_degenerate_case
61
62 assign valid_o = req_i[0];
63 assign data_o = data_i[0];
64 assign gnt_o[0] = valid_o & ready_i;
65 assign idx_o = '0;
66
67 end else begin : gen_normal_case
68
69 logic [N-1:0] masked_req;
70 logic [N-1:0] ppc_out;
71 logic [N-1:0] arb_req;
72 logic [N-1:0] mask, mask_next;
73 logic [N-1:0] winner;
74
75 1/1 assign masked_req = mask & req_i;
Tests: T1 T2 T3
76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i;
Tests: T1 T2 T3
77
78 // PPC
79 // Even below code looks O(n) but DC optimizes it to O(log(N))
80 // Using Parallel Prefix Computation
81 always_comb begin
82 1/1 ppc_out[0] = arb_req[0];
Tests: T1 T2 T3
83 1/1 for (int i = 1 ; i < N ; i++) begin
Tests: T1 T2 T3
84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i];
Tests: T1 T2 T3
85 end
86 end
87
88 // Grant Generation: Leading-One detector
89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
Tests: T1 T2 T3
90 1/1 assign gnt_o = (ready_i) ? winner : '0;
Tests: T1 T2 T3
91
92 1/1 assign valid_o = |req_i;
Tests: T1 T2 T3
93 // Mask Generation
94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0};
Tests: T1 T2 T3
95 always_ff @(posedge clk_i or negedge rst_ni) begin
96 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
97 1/1 mask <= '0;
Tests: T1 T2 T3
98 1/1 end else if (valid_o && ready_i) begin
Tests: T4 T5 T7
99 // Latch only when requests accepted
100 1/1 mask <= mask_next;
Tests: T5 T27 T29
101 1/1 end else if (valid_o && !ready_i) begin
Tests: T4 T5 T7
102 // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103 unreachable mask <= ppc_out;
104 end
MISSING_ELSE
105 end
106
107 if (EnDataPort == 1) begin: gen_datapath
108 always_comb begin
109 1/1 data_o = '0;
Tests: T1 T2 T3
110 1/1 for (int i = 0 ; i < N ; i++) begin
Tests: T1 T2 T3
111 1/1 if (winner[i]) begin
Tests: T1 T2 T3
112 1/1 data_o = data_i[i];
Tests: T5 T27 T29
113 end
MISSING_ELSE
114 end
115 end
116 end else begin: gen_nodatapath
117 assign data_o = '1;
118 // The following signal is used to avoid possible lint errors.
119 logic [DW-1:0] unused_data [N];
120 assign unused_data = data_i;
121 end
122
123 always_comb begin
124 1/1 idx_o = '0;
Tests: T1 T2 T3
125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin
Tests: T1 T2 T3
126 1/1 if (winner[i]) begin
Tests: T1 T2 T3
127 1/1 idx_o = i[IdxW-1:0];
Tests: T5 T27 T29
128 end
MISSING_ELSE
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
| Total | Covered | Percent |
Conditions | 9 | 7 | 77.78 |
Logical | 9 | 7 | 77.78 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 76
EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 84
EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
----------------1--------------- -------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T27,T29 |
1 | 0 | Covered | T5,T27,T29 |
LINE 90
EXPRESSION (ready_i ? gen_normal_case.winner : '0)
---1---
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (valid_o && ready_i)
---1--- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Unreachable | |
1 | 1 | Covered | T5,T27,T29 |
LINE 101
EXPRESSION (valid_o && ((!ready_i)))
---1--- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
9 |
90.00 |
TERNARY |
76 |
2 |
1 |
50.00 |
TERNARY |
90 |
1 |
1 |
100.00 |
IF |
96 |
3 |
3 |
100.00 |
IF |
126 |
2 |
2 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
76 assign arb_req = (|masked_req) ? masked_req : req_i;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
90 assign gnt_o = (ready_i) ? winner : '0;
-1-
==>
==> (Unreachable)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
96 if (!rst_ni) begin
-1-
97 mask <= '0;
==>
98 end else if (valid_o && ready_i) begin
-2-
99 // Latch only when requests accepted
100 mask <= mask_next;
==>
101 end else if (valid_o && !ready_i) begin
-3-
102 // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103 mask <= ppc_out;
==> (Unreachable)
104 end
MISSING_ELSE
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T5,T27,T29 |
0 |
0 |
1 |
Unreachable |
|
0 |
0 |
0 |
Covered |
T4,T5,T7 |
126 if (winner[i]) begin
-1-
127 idx_o = i[IdxW-1:0];
==>
128 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T27,T29 |
0 |
Covered |
T1,T2,T3 |
111 if (winner[i]) begin
-1-
112 data_o = data_i[i];
==>
113 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T27,T29 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Assertion Details
CheckHotOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
26921896 |
0 |
0 |
T4 |
288 |
288 |
0 |
0 |
T5 |
961 |
736 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
28168 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T26 |
0 |
648 |
0 |
0 |
T27 |
0 |
1360 |
0 |
0 |
T28 |
0 |
77840 |
0 |
0 |
T29 |
0 |
91776 |
0 |
0 |
T30 |
0 |
9160 |
0 |
0 |
T31 |
0 |
130920 |
0 |
0 |
T32 |
0 |
360 |
0 |
0 |
CheckNGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
954 |
954 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
703235 |
0 |
0 |
T5 |
961 |
37 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T27 |
0 |
87 |
0 |
0 |
T29 |
0 |
3806 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
GntImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
703235 |
0 |
0 |
T5 |
961 |
37 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T27 |
0 |
87 |
0 |
0 |
T29 |
0 |
3806 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
GrantKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
26921896 |
0 |
0 |
T4 |
288 |
288 |
0 |
0 |
T5 |
961 |
736 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
28168 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T26 |
0 |
648 |
0 |
0 |
T27 |
0 |
1360 |
0 |
0 |
T28 |
0 |
77840 |
0 |
0 |
T29 |
0 |
91776 |
0 |
0 |
T30 |
0 |
9160 |
0 |
0 |
T31 |
0 |
130920 |
0 |
0 |
T32 |
0 |
360 |
0 |
0 |
IdxKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
26921896 |
0 |
0 |
T4 |
288 |
288 |
0 |
0 |
T5 |
961 |
736 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
28168 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T26 |
0 |
648 |
0 |
0 |
T27 |
0 |
1360 |
0 |
0 |
T28 |
0 |
77840 |
0 |
0 |
T29 |
0 |
91776 |
0 |
0 |
T30 |
0 |
9160 |
0 |
0 |
T31 |
0 |
130920 |
0 |
0 |
T32 |
0 |
360 |
0 |
0 |
IndexIsCorrect_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
703235 |
0 |
0 |
T5 |
961 |
37 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T27 |
0 |
87 |
0 |
0 |
T29 |
0 |
3806 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
LockArbDecision_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
703235 |
0 |
0 |
T5 |
961 |
37 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T27 |
0 |
87 |
0 |
0 |
T29 |
0 |
3806 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
ReqAndReadyImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
703235 |
0 |
0 |
T5 |
961 |
37 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T27 |
0 |
87 |
0 |
0 |
T29 |
0 |
3806 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
ReqImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
703235 |
0 |
0 |
T5 |
961 |
37 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T27 |
0 |
87 |
0 |
0 |
T29 |
0 |
3806 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
ReqStaysHighUntilGranted0_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
0 |
0 |
0 |
RoundRobin_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
0 |
0 |
0 |
ValidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
26921896 |
0 |
0 |
T4 |
288 |
288 |
0 |
0 |
T5 |
961 |
736 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
28168 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T26 |
0 |
648 |
0 |
0 |
T27 |
0 |
1360 |
0 |
0 |
T28 |
0 |
77840 |
0 |
0 |
T29 |
0 |
91776 |
0 |
0 |
T30 |
0 |
9160 |
0 |
0 |
T31 |
0 |
130920 |
0 |
0 |
T32 |
0 |
360 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
703235 |
0 |
0 |
T5 |
961 |
37 |
0 |
0 |
T6 |
28992 |
0 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
0 |
0 |
0 |
T9 |
22464 |
0 |
0 |
0 |
T10 |
57680 |
0 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T27 |
0 |
87 |
0 |
0 |
T29 |
0 |
3806 |
0 |
0 |
T31 |
0 |
5827 |
0 |
0 |
T42 |
0 |
3865 |
0 |
0 |
T43 |
0 |
2669 |
0 |
0 |
T44 |
0 |
111 |
0 |
0 |
T46 |
0 |
5972 |
0 |
0 |
T65 |
0 |
3152 |
0 |
0 |
T66 |
0 |
213 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 55 | 0 | 0 | |
CONT_ASSIGN | 75 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
ALWAYS | 82 | 3 | 3 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 90 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
ALWAYS | 96 | 5 | 5 | 100.00 |
ALWAYS | 109 | 4 | 4 | 100.00 |
ALWAYS | 124 | 4 | 4 | 100.00 |
54 logic unused_req_chk;
55 unreachable assign unused_req_chk = req_chk_i;
56
57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58
59 // this case is basically just a bypass
60 if (N == 1) begin : gen_degenerate_case
61
62 assign valid_o = req_i[0];
63 assign data_o = data_i[0];
64 assign gnt_o[0] = valid_o & ready_i;
65 assign idx_o = '0;
66
67 end else begin : gen_normal_case
68
69 logic [N-1:0] masked_req;
70 logic [N-1:0] ppc_out;
71 logic [N-1:0] arb_req;
72 logic [N-1:0] mask, mask_next;
73 logic [N-1:0] winner;
74
75 1/1 assign masked_req = mask & req_i;
Tests: T1 T2 T3
76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i;
Tests: T1 T2 T3
77
78 // PPC
79 // Even below code looks O(n) but DC optimizes it to O(log(N))
80 // Using Parallel Prefix Computation
81 always_comb begin
82 1/1 ppc_out[0] = arb_req[0];
Tests: T1 T2 T3
83 1/1 for (int i = 1 ; i < N ; i++) begin
Tests: T1 T2 T3
84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i];
Tests: T1 T2 T3
85 end
86 end
87
88 // Grant Generation: Leading-One detector
89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
Tests: T1 T2 T3
90 1/1 assign gnt_o = (ready_i) ? winner : '0;
Tests: T1 T2 T3
91
92 1/1 assign valid_o = |req_i;
Tests: T1 T2 T3
93 // Mask Generation
94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0};
Tests: T1 T2 T3
95 always_ff @(posedge clk_i or negedge rst_ni) begin
96 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
97 1/1 mask <= '0;
Tests: T1 T2 T3
98 1/1 end else if (valid_o && ready_i) begin
Tests: T6 T8 T9
99 // Latch only when requests accepted
100 1/1 mask <= mask_next;
Tests: T10 T41 T29
101 1/1 end else if (valid_o && !ready_i) begin
Tests: T6 T8 T9
102 // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103 unreachable mask <= ppc_out;
104 end
MISSING_ELSE
105 end
106
107 if (EnDataPort == 1) begin: gen_datapath
108 always_comb begin
109 1/1 data_o = '0;
Tests: T1 T2 T3
110 1/1 for (int i = 0 ; i < N ; i++) begin
Tests: T1 T2 T3
111 1/1 if (winner[i]) begin
Tests: T1 T2 T3
112 1/1 data_o = data_i[i];
Tests: T10 T41 T29
113 end
MISSING_ELSE
114 end
115 end
116 end else begin: gen_nodatapath
117 assign data_o = '1;
118 // The following signal is used to avoid possible lint errors.
119 logic [DW-1:0] unused_data [N];
120 assign unused_data = data_i;
121 end
122
123 always_comb begin
124 1/1 idx_o = '0;
Tests: T1 T2 T3
125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin
Tests: T1 T2 T3
126 1/1 if (winner[i]) begin
Tests: T1 T2 T3
127 1/1 idx_o = i[IdxW-1:0];
Tests: T10 T41 T29
128 end
MISSING_ELSE
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
| Total | Covered | Percent |
Conditions | 9 | 8 | 88.89 |
Logical | 9 | 8 | 88.89 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 76
EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T10,T41,T45 |
LINE 84
EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
----------------1--------------- -------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T41,T45 |
1 | 0 | Covered | T10,T41,T29 |
LINE 90
EXPRESSION (ready_i ? gen_normal_case.winner : '0)
---1---
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (valid_o && ready_i)
---1--- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T8,T9 |
1 | 0 | Unreachable | |
1 | 1 | Covered | T10,T41,T29 |
LINE 101
EXPRESSION (valid_o && ((!ready_i)))
---1--- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
76 |
2 |
2 |
100.00 |
TERNARY |
90 |
1 |
1 |
100.00 |
IF |
96 |
3 |
3 |
100.00 |
IF |
126 |
2 |
2 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
76 assign arb_req = (|masked_req) ? masked_req : req_i;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T41,T45 |
0 |
Covered |
T1,T2,T3 |
90 assign gnt_o = (ready_i) ? winner : '0;
-1-
==>
==> (Unreachable)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
96 if (!rst_ni) begin
-1-
97 mask <= '0;
==>
98 end else if (valid_o && ready_i) begin
-2-
99 // Latch only when requests accepted
100 mask <= mask_next;
==>
101 end else if (valid_o && !ready_i) begin
-3-
102 // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103 mask <= ppc_out;
==> (Unreachable)
104 end
MISSING_ELSE
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T10,T41,T29 |
0 |
0 |
1 |
Unreachable |
|
0 |
0 |
0 |
Covered |
T6,T8,T9 |
126 if (winner[i]) begin
-1-
127 idx_o = i[IdxW-1:0];
==>
128 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T41,T29 |
0 |
Covered |
T1,T2,T3 |
111 if (winner[i]) begin
-1-
112 data_o = data_i[i];
==>
113 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T10,T41,T29 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Assertion Details
CheckHotOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
128988919 |
0 |
0 |
T6 |
28992 |
28992 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
52096 |
0 |
0 |
T9 |
22464 |
22464 |
0 |
0 |
T10 |
57680 |
57680 |
0 |
0 |
T11 |
12656 |
12401 |
0 |
0 |
T12 |
148174 |
148174 |
0 |
0 |
T13 |
105604 |
105346 |
0 |
0 |
T16 |
149029 |
148721 |
0 |
0 |
T17 |
0 |
30900 |
0 |
0 |
T18 |
0 |
48272 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
CheckNGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
954 |
954 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
887215 |
0 |
0 |
T10 |
57680 |
788 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
0 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T50 |
0 |
582 |
0 |
0 |
T51 |
0 |
784 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T60 |
0 |
9661 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T79 |
0 |
2649 |
0 |
0 |
GntImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
887215 |
0 |
0 |
T10 |
57680 |
788 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
0 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T50 |
0 |
582 |
0 |
0 |
T51 |
0 |
784 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T60 |
0 |
9661 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T79 |
0 |
2649 |
0 |
0 |
GrantKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
128988919 |
0 |
0 |
T6 |
28992 |
28992 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
52096 |
0 |
0 |
T9 |
22464 |
22464 |
0 |
0 |
T10 |
57680 |
57680 |
0 |
0 |
T11 |
12656 |
12401 |
0 |
0 |
T12 |
148174 |
148174 |
0 |
0 |
T13 |
105604 |
105346 |
0 |
0 |
T16 |
149029 |
148721 |
0 |
0 |
T17 |
0 |
30900 |
0 |
0 |
T18 |
0 |
48272 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
IdxKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
128988919 |
0 |
0 |
T6 |
28992 |
28992 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
52096 |
0 |
0 |
T9 |
22464 |
22464 |
0 |
0 |
T10 |
57680 |
57680 |
0 |
0 |
T11 |
12656 |
12401 |
0 |
0 |
T12 |
148174 |
148174 |
0 |
0 |
T13 |
105604 |
105346 |
0 |
0 |
T16 |
149029 |
148721 |
0 |
0 |
T17 |
0 |
30900 |
0 |
0 |
T18 |
0 |
48272 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
IndexIsCorrect_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
887215 |
0 |
0 |
T10 |
57680 |
788 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
0 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T50 |
0 |
582 |
0 |
0 |
T51 |
0 |
784 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T60 |
0 |
9661 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T79 |
0 |
2649 |
0 |
0 |
LockArbDecision_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
887215 |
0 |
0 |
T10 |
57680 |
788 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
0 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T50 |
0 |
582 |
0 |
0 |
T51 |
0 |
784 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T60 |
0 |
9661 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T79 |
0 |
2649 |
0 |
0 |
ReqAndReadyImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
887215 |
0 |
0 |
T10 |
57680 |
788 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
0 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T50 |
0 |
582 |
0 |
0 |
T51 |
0 |
784 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T60 |
0 |
9661 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T79 |
0 |
2649 |
0 |
0 |
ReqImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
887215 |
0 |
0 |
T10 |
57680 |
788 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
0 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T50 |
0 |
582 |
0 |
0 |
T51 |
0 |
784 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T60 |
0 |
9661 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T79 |
0 |
2649 |
0 |
0 |
ReqStaysHighUntilGranted0_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
0 |
0 |
0 |
RoundRobin_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
0 |
0 |
0 |
ValidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
128988919 |
0 |
0 |
T6 |
28992 |
28992 |
0 |
0 |
T7 |
30692 |
0 |
0 |
0 |
T8 |
52748 |
52096 |
0 |
0 |
T9 |
22464 |
22464 |
0 |
0 |
T10 |
57680 |
57680 |
0 |
0 |
T11 |
12656 |
12401 |
0 |
0 |
T12 |
148174 |
148174 |
0 |
0 |
T13 |
105604 |
105346 |
0 |
0 |
T16 |
149029 |
148721 |
0 |
0 |
T17 |
0 |
30900 |
0 |
0 |
T18 |
0 |
48272 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
157354583 |
887215 |
0 |
0 |
T10 |
57680 |
788 |
0 |
0 |
T11 |
12656 |
0 |
0 |
0 |
T12 |
148174 |
0 |
0 |
0 |
T13 |
105604 |
0 |
0 |
0 |
T16 |
149029 |
0 |
0 |
0 |
T17 |
31267 |
0 |
0 |
0 |
T18 |
48332 |
0 |
0 |
0 |
T26 |
939 |
0 |
0 |
0 |
T27 |
1360 |
0 |
0 |
0 |
T28 |
82139 |
0 |
0 |
0 |
T29 |
0 |
1 |
0 |
0 |
T41 |
0 |
1548 |
0 |
0 |
T45 |
0 |
657 |
0 |
0 |
T50 |
0 |
582 |
0 |
0 |
T51 |
0 |
784 |
0 |
0 |
T58 |
0 |
6 |
0 |
0 |
T60 |
0 |
9661 |
0 |
0 |
T62 |
0 |
7 |
0 |
0 |
T79 |
0 |
2649 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
| Line No. | Total | Covered | Percent |
TOTAL | | 22 | 22 | 100.00 |
CONT_ASSIGN | 55 | 0 | 0 | |
CONT_ASSIGN | 75 | 1 | 1 | 100.00 |
CONT_ASSIGN | 76 | 1 | 1 | 100.00 |
ALWAYS | 82 | 3 | 3 | 100.00 |
CONT_ASSIGN | 89 | 1 | 1 | 100.00 |
CONT_ASSIGN | 90 | 1 | 1 | 100.00 |
CONT_ASSIGN | 92 | 1 | 1 | 100.00 |
CONT_ASSIGN | 94 | 1 | 1 | 100.00 |
ALWAYS | 96 | 5 | 5 | 100.00 |
ALWAYS | 109 | 4 | 4 | 100.00 |
ALWAYS | 124 | 4 | 4 | 100.00 |
54 logic unused_req_chk;
55 unreachable assign unused_req_chk = req_chk_i;
56
57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0)
58
59 // this case is basically just a bypass
60 if (N == 1) begin : gen_degenerate_case
61
62 assign valid_o = req_i[0];
63 assign data_o = data_i[0];
64 assign gnt_o[0] = valid_o & ready_i;
65 assign idx_o = '0;
66
67 end else begin : gen_normal_case
68
69 logic [N-1:0] masked_req;
70 logic [N-1:0] ppc_out;
71 logic [N-1:0] arb_req;
72 logic [N-1:0] mask, mask_next;
73 logic [N-1:0] winner;
74
75 1/1 assign masked_req = mask & req_i;
Tests: T1 T2 T3
76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i;
Tests: T1 T2 T3
77
78 // PPC
79 // Even below code looks O(n) but DC optimizes it to O(log(N))
80 // Using Parallel Prefix Computation
81 always_comb begin
82 1/1 ppc_out[0] = arb_req[0];
Tests: T1 T2 T3
83 1/1 for (int i = 1 ; i < N ; i++) begin
Tests: T1 T2 T3
84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i];
Tests: T1 T2 T3
85 end
86 end
87
88 // Grant Generation: Leading-One detector
89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0};
Tests: T1 T2 T3
90 1/1 assign gnt_o = (ready_i) ? winner : '0;
Tests: T1 T2 T3
91
92 1/1 assign valid_o = |req_i;
Tests: T1 T2 T3
93 // Mask Generation
94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0};
Tests: T1 T2 T3
95 always_ff @(posedge clk_i or negedge rst_ni) begin
96 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
97 1/1 mask <= '0;
Tests: T1 T2 T3
98 1/1 end else if (valid_o && ready_i) begin
Tests: T1 T2 T3
99 // Latch only when requests accepted
100 1/1 mask <= mask_next;
Tests: T5 T6 T8
101 1/1 end else if (valid_o && !ready_i) begin
Tests: T1 T2 T3
102 // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103 unreachable mask <= ppc_out;
104 end
MISSING_ELSE
105 end
106
107 if (EnDataPort == 1) begin: gen_datapath
108 always_comb begin
109 1/1 data_o = '0;
Tests: T1 T2 T3
110 1/1 for (int i = 0 ; i < N ; i++) begin
Tests: T1 T2 T3
111 1/1 if (winner[i]) begin
Tests: T1 T2 T3
112 1/1 data_o = data_i[i];
Tests: T5 T6 T8
113 end
MISSING_ELSE
114 end
115 end
116 end else begin: gen_nodatapath
117 assign data_o = '1;
118 // The following signal is used to avoid possible lint errors.
119 logic [DW-1:0] unused_data [N];
120 assign unused_data = data_i;
121 end
122
123 always_comb begin
124 1/1 idx_o = '0;
Tests: T1 T2 T3
125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin
Tests: T1 T2 T3
126 1/1 if (winner[i]) begin
Tests: T1 T2 T3
127 1/1 idx_o = i[IdxW-1:0];
Tests: T5 T6 T8
128 end
MISSING_ELSE
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
| Total | Covered | Percent |
Conditions | 9 | 8 | 88.89 |
Logical | 9 | 8 | 88.89 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 76
EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
---------------1---------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T10,T27 |
LINE 84
EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
----------------1--------------- -------------2------------
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T5,T10,T27 |
1 | 0 | Covered | T5,T6,T8 |
LINE 90
EXPRESSION (ready_i ? gen_normal_case.winner : '0)
---1---
-1- | Status | Tests |
0 | Unreachable | |
1 | Covered | T1,T2,T3 |
LINE 98
EXPRESSION (valid_o && ready_i)
---1--- ---2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Unreachable | |
1 | 1 | Covered | T5,T6,T8 |
LINE 101
EXPRESSION (valid_o && ((!ready_i)))
---1--- ------2-----
-1- | -2- | Status | Tests |
0 | 1 | Unreachable | |
1 | 0 | Not Covered | |
1 | 1 | Unreachable | |
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
| Line No. | Total | Covered | Percent |
Branches |
|
10 |
10 |
100.00 |
TERNARY |
76 |
2 |
2 |
100.00 |
TERNARY |
90 |
1 |
1 |
100.00 |
IF |
96 |
3 |
3 |
100.00 |
IF |
126 |
2 |
2 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
76 assign arb_req = (|masked_req) ? masked_req : req_i;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T10,T27 |
0 |
Covered |
T1,T2,T3 |
90 assign gnt_o = (ready_i) ? winner : '0;
-1-
==>
==> (Unreachable)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Unreachable |
|
96 if (!rst_ni) begin
-1-
97 mask <= '0;
==>
98 end else if (valid_o && ready_i) begin
-2-
99 // Latch only when requests accepted
100 mask <= mask_next;
==>
101 end else if (valid_o && !ready_i) begin
-3-
102 // Downstream isn't yet ready so, keep current request alive. (First come first serve)
103 mask <= ppc_out;
==> (Unreachable)
104 end
MISSING_ELSE
==>
Branches:
-1- | -2- | -3- | Status | Tests |
1 |
- |
- |
Covered |
T1,T2,T3 |
0 |
1 |
- |
Covered |
T5,T6,T8 |
0 |
0 |
1 |
Unreachable |
|
0 |
0 |
0 |
Covered |
T1,T2,T3 |
126 if (winner[i]) begin
-1-
127 idx_o = i[IdxW-1:0];
==>
128 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T1,T2,T3 |
111 if (winner[i]) begin
-1-
112 data_o = data_i[i];
==>
113 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Assertion Details
CheckHotOne_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
531319440 |
0 |
0 |
T1 |
1424 |
1345 |
0 |
0 |
T2 |
1778 |
1696 |
0 |
0 |
T3 |
2044 |
1977 |
0 |
0 |
T4 |
1668 |
1579 |
0 |
0 |
T5 |
5732 |
5639 |
0 |
0 |
T6 |
10597 |
10538 |
0 |
0 |
T7 |
225723 |
225667 |
0 |
0 |
T8 |
60532 |
60438 |
0 |
0 |
T9 |
160440 |
160342 |
0 |
0 |
T10 |
36643 |
36578 |
0 |
0 |
CheckNGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
954 |
954 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
GntImpliesReady_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
2454141 |
0 |
0 |
T5 |
5732 |
12 |
0 |
0 |
T6 |
10597 |
832 |
0 |
0 |
T7 |
225723 |
0 |
0 |
0 |
T8 |
60532 |
832 |
0 |
0 |
T9 |
160440 |
832 |
0 |
0 |
T10 |
36643 |
964 |
0 |
0 |
T11 |
42990 |
832 |
0 |
0 |
T12 |
892576 |
832 |
0 |
0 |
T13 |
109862 |
1600 |
0 |
0 |
T16 |
0 |
1664 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
GntImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
2454141 |
0 |
0 |
T5 |
5732 |
12 |
0 |
0 |
T6 |
10597 |
832 |
0 |
0 |
T7 |
225723 |
0 |
0 |
0 |
T8 |
60532 |
832 |
0 |
0 |
T9 |
160440 |
832 |
0 |
0 |
T10 |
36643 |
964 |
0 |
0 |
T11 |
42990 |
832 |
0 |
0 |
T12 |
892576 |
832 |
0 |
0 |
T13 |
109862 |
1600 |
0 |
0 |
T16 |
0 |
1664 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
GrantKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
531319440 |
0 |
0 |
T1 |
1424 |
1345 |
0 |
0 |
T2 |
1778 |
1696 |
0 |
0 |
T3 |
2044 |
1977 |
0 |
0 |
T4 |
1668 |
1579 |
0 |
0 |
T5 |
5732 |
5639 |
0 |
0 |
T6 |
10597 |
10538 |
0 |
0 |
T7 |
225723 |
225667 |
0 |
0 |
T8 |
60532 |
60438 |
0 |
0 |
T9 |
160440 |
160342 |
0 |
0 |
T10 |
36643 |
36578 |
0 |
0 |
IdxKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
531319440 |
0 |
0 |
T1 |
1424 |
1345 |
0 |
0 |
T2 |
1778 |
1696 |
0 |
0 |
T3 |
2044 |
1977 |
0 |
0 |
T4 |
1668 |
1579 |
0 |
0 |
T5 |
5732 |
5639 |
0 |
0 |
T6 |
10597 |
10538 |
0 |
0 |
T7 |
225723 |
225667 |
0 |
0 |
T8 |
60532 |
60438 |
0 |
0 |
T9 |
160440 |
160342 |
0 |
0 |
T10 |
36643 |
36578 |
0 |
0 |
IndexIsCorrect_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
2454141 |
0 |
0 |
T5 |
5732 |
12 |
0 |
0 |
T6 |
10597 |
832 |
0 |
0 |
T7 |
225723 |
0 |
0 |
0 |
T8 |
60532 |
832 |
0 |
0 |
T9 |
160440 |
832 |
0 |
0 |
T10 |
36643 |
964 |
0 |
0 |
T11 |
42990 |
832 |
0 |
0 |
T12 |
892576 |
832 |
0 |
0 |
T13 |
109862 |
1600 |
0 |
0 |
T16 |
0 |
1664 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
LockArbDecision_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
0 |
0 |
0 |
NoReadyValidNoGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
0 |
0 |
0 |
ReadyAndValidImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
2454141 |
0 |
0 |
T5 |
5732 |
12 |
0 |
0 |
T6 |
10597 |
832 |
0 |
0 |
T7 |
225723 |
0 |
0 |
0 |
T8 |
60532 |
832 |
0 |
0 |
T9 |
160440 |
832 |
0 |
0 |
T10 |
36643 |
964 |
0 |
0 |
T11 |
42990 |
832 |
0 |
0 |
T12 |
892576 |
832 |
0 |
0 |
T13 |
109862 |
1600 |
0 |
0 |
T16 |
0 |
1664 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
ReqAndReadyImplyGrant_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
2454141 |
0 |
0 |
T5 |
5732 |
12 |
0 |
0 |
T6 |
10597 |
832 |
0 |
0 |
T7 |
225723 |
0 |
0 |
0 |
T8 |
60532 |
832 |
0 |
0 |
T9 |
160440 |
832 |
0 |
0 |
T10 |
36643 |
964 |
0 |
0 |
T11 |
42990 |
832 |
0 |
0 |
T12 |
892576 |
832 |
0 |
0 |
T13 |
109862 |
1600 |
0 |
0 |
T16 |
0 |
1664 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
ReqImpliesValid_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
2454141 |
0 |
0 |
T5 |
5732 |
12 |
0 |
0 |
T6 |
10597 |
832 |
0 |
0 |
T7 |
225723 |
0 |
0 |
0 |
T8 |
60532 |
832 |
0 |
0 |
T9 |
160440 |
832 |
0 |
0 |
T10 |
36643 |
964 |
0 |
0 |
T11 |
42990 |
832 |
0 |
0 |
T12 |
892576 |
832 |
0 |
0 |
T13 |
109862 |
1600 |
0 |
0 |
T16 |
0 |
1664 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |
ReqStaysHighUntilGranted0_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
0 |
0 |
0 |
RoundRobin_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
3 |
0 |
954 |
T67 |
327379 |
1 |
0 |
1 |
T68 |
0 |
1 |
0 |
0 |
T69 |
0 |
1 |
0 |
0 |
T70 |
10415 |
0 |
0 |
1 |
T71 |
139047 |
0 |
0 |
1 |
T72 |
23074 |
0 |
0 |
1 |
T73 |
261769 |
0 |
0 |
1 |
T74 |
96346 |
0 |
0 |
1 |
T75 |
248312 |
0 |
0 |
1 |
T76 |
82399 |
0 |
0 |
1 |
T77 |
720 |
0 |
0 |
1 |
T78 |
1516 |
0 |
0 |
1 |
ValidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
531319440 |
0 |
0 |
T1 |
1424 |
1345 |
0 |
0 |
T2 |
1778 |
1696 |
0 |
0 |
T3 |
2044 |
1977 |
0 |
0 |
T4 |
1668 |
1579 |
0 |
0 |
T5 |
5732 |
5639 |
0 |
0 |
T6 |
10597 |
10538 |
0 |
0 |
T7 |
225723 |
225667 |
0 |
0 |
T8 |
60532 |
60438 |
0 |
0 |
T9 |
160440 |
160342 |
0 |
0 |
T10 |
36643 |
36578 |
0 |
0 |
gen_data_port_assertion.DataFlow_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
531406946 |
2454141 |
0 |
0 |
T5 |
5732 |
12 |
0 |
0 |
T6 |
10597 |
832 |
0 |
0 |
T7 |
225723 |
0 |
0 |
0 |
T8 |
60532 |
832 |
0 |
0 |
T9 |
160440 |
832 |
0 |
0 |
T10 |
36643 |
964 |
0 |
0 |
T11 |
42990 |
832 |
0 |
0 |
T12 |
892576 |
832 |
0 |
0 |
T13 |
109862 |
1600 |
0 |
0 |
T16 |
0 |
1664 |
0 |
0 |
T24 |
3043 |
832 |
0 |
0 |