dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
63.76 85.71 31.25 71.43 66.67


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.74 84.62 36.11 55.56 66.67


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.79 99.29 91.20 91.67 96.77 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.14 94.52 60.33 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.34 80.00 31.25 71.43 66.67


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.99 82.50 47.22 55.56 66.67


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.14 94.52 60.33 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00

68 always_ff @(posedge clk_i or negedge rst_ni) begin 69 1/1 if (!rst_ni) begin Tests: T1 T2 T3  70 1/1 under_rst <= 1'b1; Tests: T1 T2 T3  71 1/1 end else if (under_rst) begin Tests: T5 T6 T8  72 1/1 under_rst <= ~under_rst; Tests: T5 T6 T8  73 end MISSING_ELSE 74 end 75 76 logic empty; 77 78 // full and not ready for write are two different concepts. 79 // The latter can be '0' when under reset, while the former is an indication that no more 80 // entries can be written. 81 1/1 assign wready_o = ~full_o & ~under_rst; Tests: T1 T2 T3  82 1/1 assign rvalid_o = ~empty & ~under_rst; Tests: T1 T2 T3  83 84 prim_fifo_sync_cnt #( 85 .Depth(Depth), 86 .Secure(Secure) 87 ) u_fifo_cnt ( 88 .clk_i, 89 .rst_ni, 90 .clr_i, 91 .incr_wptr_i(fifo_incr_wptr), 92 .incr_rptr_i(fifo_incr_rptr), 93 .wptr_o(fifo_wptr), 94 .rptr_o(fifo_rptr), 95 .full_o, 96 .empty_o(fifo_empty), 97 .depth_o, 98 .err_o 99 ); 100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst; Tests: T1 T2 T3  101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst; Tests: T1 T2 T3  102 103 // the generate blocks below are needed to avoid lint errors due to array indexing 104 // in the where the fifo only has one storage element 105 logic [Depth-1:0][Width-1:0] storage; 106 logic [Width-1:0] storage_rdata; 107 if (Depth == 1) begin : gen_depth_eq1 108 1/1 assign storage_rdata = storage[0]; Tests: T5 T8 T12  109 110 always_ff @(posedge clk_i) 111 1/1 if (fifo_incr_wptr) begin Tests: T3 T4 T5  112 1/1 storage[0] <= wdata_i; Tests: T5 T8 T12  113 end MISSING_ELSE 114 115 logic unused_ptrs; 116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr}; Tests: T1 T2 T3  117 118 // fifo with more than one storage element 119 end else begin : gen_depth_gt1 120 assign storage_rdata = storage[fifo_rptr]; 121 122 always_ff @(posedge clk_i) 123 if (fifo_incr_wptr) begin 124 storage[fifo_wptr] <= wdata_i; 125 end 126 end 127 128 logic [Width-1:0] rdata_int; 129 if (Pass == 1'b1) begin : gen_pass 130 1/1 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata; Tests: T1 T2 T3  131 1/1 assign empty = fifo_empty & ~wvalid_i; Tests: T1 T2 T3  132 end else begin : gen_nopass 133 assign rdata_int = storage_rdata; 134 assign empty = fifo_empty; 135 end 136 137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero 138 assign rdata_o = empty ? Width'(0) : rdata_int; 139 end else begin : gen_no_output_zero 140 1/1 assign rdata_o = rdata_int; Tests: T5 T8 T12 

Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T8,T12
10CoveredT1,T2,T3
11CoveredT5,T6,T8

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T6,T8
10Not Covered
11CoveredT5,T8,T12

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT5,T6,T8
101Not Covered
110Not Covered
111CoveredT5,T8,T12

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT5,T8,T12
110Not Covered
111CoveredT5,T8,T12

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT5,T8,T12

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT5,T8,T12

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT5,T8,T12
10CoveredT5,T8,T12
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00


130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T5,T8,T12
0 Covered T1,T2,T3


69 if (!rst_ni) begin -1- 70 under_rst <= 1'b1; ==> 71 end else if (under_rst) begin -2- 72 under_rst <= ~under_rst; ==> 73 end MISSING_ELSE ==>

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T5,T6,T8
0 0 Covered T5,T6,T8


111 if (fifo_incr_wptr) begin -1- 112 storage[0] <= wdata_i; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T5,T8,T12
0 Covered T3,T4,T5


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 6 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 6 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 151598662 22217872 0 0
DataKnown_AKnownEnable 151598662 121225703 0 0
DepthKnown_A 151598662 121225703 0 0
RvalidKnown_A 151598662 121225703 0 0
WreadyKnown_A 151598662 121225703 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 151598662 22217872 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 22217872 0 0
T5 21392 18604 0 0
T6 25052 0 0 0
T7 60348 0 0 0
T8 26567 13150 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 0 0 0
T12 144616 40728 0 0
T13 16133 14900 0 0
T14 65873 48259 0 0
T15 0 73138 0 0
T17 0 14689 0 0
T34 0 3904 0 0
T35 0 7940 0 0
T36 0 46 0 0

DataKnown_AKnownEnable
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 22217872 0 0
T5 21392 18604 0 0
T6 25052 0 0 0
T7 60348 0 0 0
T8 26567 13150 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 0 0 0
T12 144616 40728 0 0
T13 16133 14900 0 0
T14 65873 48259 0 0
T15 0 73138 0 0
T17 0 14689 0 0
T34 0 3904 0 0
T35 0 7940 0 0
T36 0 46 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00

68 always_ff @(posedge clk_i or negedge rst_ni) begin 69 1/1 if (!rst_ni) begin Tests: T1 T2 T3  70 1/1 under_rst <= 1'b1; Tests: T1 T2 T3  71 1/1 end else if (under_rst) begin Tests: T5 T6 T8  72 1/1 under_rst <= ~under_rst; Tests: T5 T6 T8  73 end MISSING_ELSE 74 end 75 76 logic empty; 77 78 // full and not ready for write are two different concepts. 79 // The latter can be '0' when under reset, while the former is an indication that no more 80 // entries can be written. 81 1/1 assign wready_o = ~full_o & ~under_rst; Tests: T1 T2 T3  82 1/1 assign rvalid_o = ~empty & ~under_rst; Tests: T1 T2 T3  83 84 prim_fifo_sync_cnt #( 85 .Depth(Depth), 86 .Secure(Secure) 87 ) u_fifo_cnt ( 88 .clk_i, 89 .rst_ni, 90 .clr_i, 91 .incr_wptr_i(fifo_incr_wptr), 92 .incr_rptr_i(fifo_incr_rptr), 93 .wptr_o(fifo_wptr), 94 .rptr_o(fifo_rptr), 95 .full_o, 96 .empty_o(fifo_empty), 97 .depth_o, 98 .err_o 99 ); 100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst; Tests: T1 T2 T3  101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst; Tests: T1 T2 T3  102 103 // the generate blocks below are needed to avoid lint errors due to array indexing 104 // in the where the fifo only has one storage element 105 logic [Depth-1:0][Width-1:0] storage; 106 logic [Width-1:0] storage_rdata; 107 if (Depth == 1) begin : gen_depth_eq1 108 assign storage_rdata = storage[0]; 109 110 always_ff @(posedge clk_i) 111 if (fifo_incr_wptr) begin 112 storage[0] <= wdata_i; 113 end 114 115 logic unused_ptrs; 116 assign unused_ptrs = ^{fifo_wptr, fifo_rptr}; 117 118 // fifo with more than one storage element 119 end else begin : gen_depth_gt1 120 1/1 assign storage_rdata = storage[fifo_rptr]; Tests: T1 T2 T3  121 122 always_ff @(posedge clk_i) 123 1/1 if (fifo_incr_wptr) begin Tests: T3 T4 T5  124 1/1 storage[fifo_wptr] <= wdata_i; Tests: T5 T8 T12  125 end MISSING_ELSE 126 end 127 128 logic [Width-1:0] rdata_int; 129 if (Pass == 1'b1) begin : gen_pass 130 1/1 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata; Tests: T1 T2 T3  131 1/1 assign empty = fifo_empty & ~wvalid_i; Tests: T1 T2 T3  132 end else begin : gen_nopass 133 assign rdata_int = storage_rdata; 134 assign empty = fifo_empty; 135 end 136 137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero 138 assign rdata_o = empty ? Width'(0) : rdata_int; 139 end else begin : gen_no_output_zero 140 1/1 assign rdata_o = rdata_int; Tests: T5 T8 T12 

Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T8,T12
10CoveredT1,T2,T3
11CoveredT5,T6,T8

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T6,T8
10Not Covered
11CoveredT5,T8,T12

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT5,T6,T8
101CoveredT5,T8,T12
110Not Covered
111CoveredT5,T8,T12

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT5,T8,T12
110Not Covered
111CoveredT5,T8,T12

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT5,T8,T12

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT5,T8,T12
10CoveredT1,T2,T3
11CoveredT5,T8,T12

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT5,T8,T12
10CoveredT5,T8,T12
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00


130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T5,T8,T12
0 Covered T1,T2,T3


69 if (!rst_ni) begin -1- 70 under_rst <= 1'b1; ==> 71 end else if (under_rst) begin -2- 72 under_rst <= ~under_rst; ==> 73 end MISSING_ELSE ==>

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T5,T6,T8
0 0 Covered T5,T6,T8


111 if (fifo_incr_wptr) begin -1- 112 storage[0] <= wdata_i; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T5,T8,T12
0 Covered T3,T4,T5


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 6 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 6 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 151598662 23368048 0 0
DataKnown_AKnownEnable 151598662 121225703 0 0
DepthKnown_A 151598662 121225703 0 0
RvalidKnown_A 151598662 121225703 0 0
WreadyKnown_A 151598662 121225703 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 151598662 23368048 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 23368048 0 0
T5 21392 19200 0 0
T6 25052 0 0 0
T7 60348 0 0 0
T8 26567 13898 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 0 0 0
T12 144616 43620 0 0
T13 16133 15837 0 0
T14 65873 49809 0 0
T15 0 76292 0 0
T17 0 15554 0 0
T34 0 4300 0 0
T35 0 8192 0 0
T36 0 44 0 0

DataKnown_AKnownEnable
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 23368048 0 0
T5 21392 19200 0 0
T6 25052 0 0 0
T7 60348 0 0 0
T8 26567 13898 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 0 0 0
T12 144616 43620 0 0
T13 16133 15837 0 0
T14 65873 49809 0 0
T15 0 76292 0 0
T17 0 15554 0 0
T34 0 4300 0 0
T35 0 8192 0 0
T36 0 44 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00

68 always_ff @(posedge clk_i or negedge rst_ni) begin 69 1/1 if (!rst_ni) begin Tests: T1 T2 T3  70 1/1 under_rst <= 1'b1; Tests: T1 T2 T3  71 1/1 end else if (under_rst) begin Tests: T5 T6 T8  72 1/1 under_rst <= ~under_rst; Tests: T5 T6 T8  73 end MISSING_ELSE 74 end 75 76 logic empty; 77 78 // full and not ready for write are two different concepts. 79 // The latter can be '0' when under reset, while the former is an indication that no more 80 // entries can be written. 81 1/1 assign wready_o = ~full_o & ~under_rst; Tests: T1 T2 T3  82 1/1 assign rvalid_o = ~empty & ~under_rst; Tests: T1 T2 T3  83 84 prim_fifo_sync_cnt #( 85 .Depth(Depth), 86 .Secure(Secure) 87 ) u_fifo_cnt ( 88 .clk_i, 89 .rst_ni, 90 .clr_i, 91 .incr_wptr_i(fifo_incr_wptr), 92 .incr_rptr_i(fifo_incr_rptr), 93 .wptr_o(fifo_wptr), 94 .rptr_o(fifo_rptr), 95 .full_o, 96 .empty_o(fifo_empty), 97 .depth_o, 98 .err_o 99 ); 100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst; Tests: T1 T2 T3  101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst; Tests: T1 T2 T3  102 103 // the generate blocks below are needed to avoid lint errors due to array indexing 104 // in the where the fifo only has one storage element 105 logic [Depth-1:0][Width-1:0] storage; 106 logic [Width-1:0] storage_rdata; 107 if (Depth == 1) begin : gen_depth_eq1 108 assign storage_rdata = storage[0]; 109 110 always_ff @(posedge clk_i) 111 if (fifo_incr_wptr) begin 112 storage[0] <= wdata_i; 113 end 114 115 logic unused_ptrs; 116 assign unused_ptrs = ^{fifo_wptr, fifo_rptr}; 117 118 // fifo with more than one storage element 119 end else begin : gen_depth_gt1 120 1/1 assign storage_rdata = storage[fifo_rptr]; Tests: T1 T2 T3  121 122 always_ff @(posedge clk_i) 123 1/1 if (fifo_incr_wptr) begin Tests: T3 T4 T5  124 0/1 ==> storage[fifo_wptr] <= wdata_i; 125 end MISSING_ELSE 126 end 127 128 logic [Width-1:0] rdata_int; 129 if (Pass == 1'b1) begin : gen_pass 130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata; 131 assign empty = fifo_empty & ~wvalid_i; 132 end else begin : gen_nopass 133 0/1 ==> assign rdata_int = storage_rdata; 134 1/1 assign empty = fifo_empty; Tests: T1 T2 T3  135 end 136 137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero 138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int; Tests: T1 T2 T3 

Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT5,T6,T8

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T6,T8
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT5,T6,T8
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00


138 assign rdata_o = empty ? Width'(0) : rdata_int; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


69 if (!rst_ni) begin -1- 70 under_rst <= 1'b1; ==> 71 end else if (under_rst) begin -2- 72 under_rst <= ~under_rst; ==> 73 end MISSING_ELSE ==>

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T5,T6,T8
0 0 Covered T5,T6,T8


123 if (fifo_incr_wptr) begin -1- 124 storage[fifo_wptr] <= wdata_i; ==> 125 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T3,T4,T5


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 4 66.67
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 4 66.67




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 151598662 0 0 0
DataKnown_AKnownEnable 151598662 121225703 0 0
DepthKnown_A 151598662 121225703 0 0
RvalidKnown_A 151598662 121225703 0 0
WreadyKnown_A 151598662 121225703 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 151598662 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 0 0 0

DataKnown_AKnownEnable
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 121225703 0 0
T5 21392 21392 0 0
T6 25052 24592 0 0
T7 60348 0 0 0
T8 26567 26490 0 0
T9 2080 2080 0 0
T10 15126 15126 0 0
T11 213533 0 0 0
T12 144616 144500 0 0
T13 16133 16133 0 0
T14 65873 65873 0 0
T15 0 248469 0 0
T17 0 247197 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00

68 always_ff @(posedge clk_i or negedge rst_ni) begin 69 1/1 if (!rst_ni) begin Tests: T1 T2 T3  70 1/1 under_rst <= 1'b1; Tests: T1 T2 T3  71 1/1 end else if (under_rst) begin Tests: T3 T4 T7  72 1/1 under_rst <= ~under_rst; Tests: T3 T4 T7  73 end MISSING_ELSE 74 end 75 76 logic empty; 77 78 // full and not ready for write are two different concepts. 79 // The latter can be '0' when under reset, while the former is an indication that no more 80 // entries can be written. 81 1/1 assign wready_o = ~full_o & ~under_rst; Tests: T1 T2 T3  82 1/1 assign rvalid_o = ~empty & ~under_rst; Tests: T1 T2 T3  83 84 prim_fifo_sync_cnt #( 85 .Depth(Depth), 86 .Secure(Secure) 87 ) u_fifo_cnt ( 88 .clk_i, 89 .rst_ni, 90 .clr_i, 91 .incr_wptr_i(fifo_incr_wptr), 92 .incr_rptr_i(fifo_incr_rptr), 93 .wptr_o(fifo_wptr), 94 .rptr_o(fifo_rptr), 95 .full_o, 96 .empty_o(fifo_empty), 97 .depth_o, 98 .err_o 99 ); 100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst; Tests: T1 T2 T3  101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst; Tests: T1 T2 T3  102 103 // the generate blocks below are needed to avoid lint errors due to array indexing 104 // in the where the fifo only has one storage element 105 logic [Depth-1:0][Width-1:0] storage; 106 logic [Width-1:0] storage_rdata; 107 if (Depth == 1) begin : gen_depth_eq1 108 1/1 assign storage_rdata = storage[0]; Tests: T4 T11 T17  109 110 always_ff @(posedge clk_i) 111 1/1 if (fifo_incr_wptr) begin Tests: T3 T4 T5  112 1/1 storage[0] <= wdata_i; Tests: T4 T11 T17  113 end MISSING_ELSE 114 115 logic unused_ptrs; 116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr}; Tests: T1 T2 T3  117 118 // fifo with more than one storage element 119 end else begin : gen_depth_gt1 120 assign storage_rdata = storage[fifo_rptr]; 121 122 always_ff @(posedge clk_i) 123 if (fifo_incr_wptr) begin 124 storage[fifo_wptr] <= wdata_i; 125 end 126 end 127 128 logic [Width-1:0] rdata_int; 129 if (Pass == 1'b1) begin : gen_pass 130 1/1 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata; Tests: T1 T2 T3  131 1/1 assign empty = fifo_empty & ~wvalid_i; Tests: T1 T2 T3  132 end else begin : gen_nopass 133 assign rdata_int = storage_rdata; 134 assign empty = fifo_empty; 135 end 136 137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero 138 assign rdata_o = empty ? Width'(0) : rdata_int; 139 end else begin : gen_no_output_zero 140 1/1 assign rdata_o = rdata_int; Tests: T4 T11 T17 

Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT4,T11,T17
10CoveredT1,T2,T3
11CoveredT3,T4,T7

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T7
10Not Covered
11CoveredT4,T11,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T7
101Not Covered
110Not Covered
111CoveredT4,T11,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT4,T11,T17
101CoveredT4,T11,T17
110Not Covered
111CoveredT4,T11,T17

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT4,T11,T17

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT4,T11,T17

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT4,T11,T17
10CoveredT4,T11,T17
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00


130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T4,T11,T17
0 Covered T1,T2,T3


69 if (!rst_ni) begin -1- 70 under_rst <= 1'b1; ==> 71 end else if (under_rst) begin -2- 72 under_rst <= ~under_rst; ==> 73 end MISSING_ELSE ==>

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T7
0 0 Covered T3,T4,T7


111 if (fifo_incr_wptr) begin -1- 112 storage[0] <= wdata_i; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T11,T17
0 Covered T3,T4,T5


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 6 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 6 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 151598662 5832520 0 0
DataKnown_AKnownEnable 151598662 29022453 0 0
DepthKnown_A 151598662 29022453 0 0
RvalidKnown_A 151598662 29022453 0 0
WreadyKnown_A 151598662 29022453 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 151598662 5832520 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 5832520 0 0
T4 791 38 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 0 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 40021 0 0
T12 144616 0 0 0
T13 16133 0 0 0
T17 0 11929 0 0
T26 0 627 0 0
T28 0 40888 0 0
T41 0 61 0 0
T42 0 55834 0 0
T43 0 24065 0 0
T44 0 28613 0 0
T59 0 1081 0 0

DataKnown_AKnownEnable
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 29022453 0 0
T3 864 864 0 0
T4 791 648 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 58312 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 206808 0 0
T12 144616 0 0 0
T17 0 64352 0 0
T25 0 1008 0 0
T26 0 2520 0 0
T27 0 78744 0 0
T28 0 354616 0 0
T29 0 58480 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 29022453 0 0
T3 864 864 0 0
T4 791 648 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 58312 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 206808 0 0
T12 144616 0 0 0
T17 0 64352 0 0
T25 0 1008 0 0
T26 0 2520 0 0
T27 0 78744 0 0
T28 0 354616 0 0
T29 0 58480 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 29022453 0 0
T3 864 864 0 0
T4 791 648 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 58312 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 206808 0 0
T12 144616 0 0 0
T17 0 64352 0 0
T25 0 1008 0 0
T26 0 2520 0 0
T27 0 78744 0 0
T28 0 354616 0 0
T29 0 58480 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 29022453 0 0
T3 864 864 0 0
T4 791 648 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 58312 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 206808 0 0
T12 144616 0 0 0
T17 0 64352 0 0
T25 0 1008 0 0
T26 0 2520 0 0
T27 0 78744 0 0
T28 0 354616 0 0
T29 0 58480 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 5832520 0 0
T4 791 38 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 0 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 40021 0 0
T12 144616 0 0 0
T13 16133 0 0 0
T17 0 11929 0 0
T26 0 627 0 0
T28 0 40888 0 0
T41 0 61 0 0
T42 0 55834 0 0
T43 0 24065 0 0
T44 0 28613 0 0
T59 0 1081 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00

68 always_ff @(posedge clk_i or negedge rst_ni) begin 69 1/1 if (!rst_ni) begin Tests: T1 T2 T3  70 1/1 under_rst <= 1'b1; Tests: T1 T2 T3  71 1/1 end else if (under_rst) begin Tests: T3 T4 T7  72 1/1 under_rst <= ~under_rst; Tests: T3 T4 T7  73 end MISSING_ELSE 74 end 75 76 logic empty; 77 78 // full and not ready for write are two different concepts. 79 // The latter can be '0' when under reset, while the former is an indication that no more 80 // entries can be written. 81 1/1 assign wready_o = ~full_o & ~under_rst; Tests: T1 T2 T3  82 1/1 assign rvalid_o = ~empty & ~under_rst; Tests: T1 T2 T3  83 84 prim_fifo_sync_cnt #( 85 .Depth(Depth), 86 .Secure(Secure) 87 ) u_fifo_cnt ( 88 .clk_i, 89 .rst_ni, 90 .clr_i, 91 .incr_wptr_i(fifo_incr_wptr), 92 .incr_rptr_i(fifo_incr_rptr), 93 .wptr_o(fifo_wptr), 94 .rptr_o(fifo_rptr), 95 .full_o, 96 .empty_o(fifo_empty), 97 .depth_o, 98 .err_o 99 ); 100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst; Tests: T1 T2 T3  101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst; Tests: T1 T2 T3  102 103 // the generate blocks below are needed to avoid lint errors due to array indexing 104 // in the where the fifo only has one storage element 105 logic [Depth-1:0][Width-1:0] storage; 106 logic [Width-1:0] storage_rdata; 107 if (Depth == 1) begin : gen_depth_eq1 108 assign storage_rdata = storage[0]; 109 110 always_ff @(posedge clk_i) 111 if (fifo_incr_wptr) begin 112 storage[0] <= wdata_i; 113 end 114 115 logic unused_ptrs; 116 assign unused_ptrs = ^{fifo_wptr, fifo_rptr}; 117 118 // fifo with more than one storage element 119 end else begin : gen_depth_gt1 120 1/1 assign storage_rdata = storage[fifo_rptr]; Tests: T1 T2 T3  121 122 always_ff @(posedge clk_i) 123 1/1 if (fifo_incr_wptr) begin Tests: T3 T4 T5  124 1/1 storage[fifo_wptr] <= wdata_i; Tests: T4 T11 T17  125 end MISSING_ELSE 126 end 127 128 logic [Width-1:0] rdata_int; 129 if (Pass == 1'b1) begin : gen_pass 130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata; 131 assign empty = fifo_empty & ~wvalid_i; 132 end else begin : gen_nopass 133 1/1 assign rdata_int = storage_rdata; Tests: T4 T11 T17  134 1/1 assign empty = fifo_empty; Tests: T1 T2 T3  135 end 136 137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero 138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int; Tests: T1 T2 T3 

Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT3,T4,T7

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT3,T4,T7
10Not Covered
11CoveredT4,T11,T17

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT3,T4,T7
101Not Covered
110Not Covered
111CoveredT4,T11,T17

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT4,T11,T17

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT4,T11,T17
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00


138 assign rdata_o = empty ? Width'(0) : rdata_int; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T4,T11,T17


69 if (!rst_ni) begin -1- 70 under_rst <= 1'b1; ==> 71 end else if (under_rst) begin -2- 72 under_rst <= ~under_rst; ==> 73 end MISSING_ELSE ==>

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T3,T4,T7
0 0 Covered T3,T4,T7


123 if (fifo_incr_wptr) begin -1- 124 storage[fifo_wptr] <= wdata_i; ==> 125 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T11,T17
0 Covered T3,T4,T5


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 6 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 6 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 151598662 187568 0 0
DataKnown_AKnownEnable 151598662 29022453 0 0
DepthKnown_A 151598662 29022453 0 0
RvalidKnown_A 151598662 29022453 0 0
WreadyKnown_A 151598662 29022453 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 151598662 187568 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 187568 0 0
T4 791 1 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 0 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 1299 0 0
T12 144616 0 0 0
T13 16133 0 0 0
T17 0 385 0 0
T26 0 20 0 0
T28 0 1315 0 0
T41 0 2 0 0
T42 0 1798 0 0
T43 0 776 0 0
T44 0 916 0 0
T59 0 35 0 0

DataKnown_AKnownEnable
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 29022453 0 0
T3 864 864 0 0
T4 791 648 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 58312 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 206808 0 0
T12 144616 0 0 0
T17 0 64352 0 0
T25 0 1008 0 0
T26 0 2520 0 0
T27 0 78744 0 0
T28 0 354616 0 0
T29 0 58480 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 29022453 0 0
T3 864 864 0 0
T4 791 648 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 58312 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 206808 0 0
T12 144616 0 0 0
T17 0 64352 0 0
T25 0 1008 0 0
T26 0 2520 0 0
T27 0 78744 0 0
T28 0 354616 0 0
T29 0 58480 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 29022453 0 0
T3 864 864 0 0
T4 791 648 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 58312 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 206808 0 0
T12 144616 0 0 0
T17 0 64352 0 0
T25 0 1008 0 0
T26 0 2520 0 0
T27 0 78744 0 0
T28 0 354616 0 0
T29 0 58480 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 29022453 0 0
T3 864 864 0 0
T4 791 648 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 58312 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 206808 0 0
T12 144616 0 0 0
T17 0 64352 0 0
T25 0 1008 0 0
T26 0 2520 0 0
T27 0 78744 0 0
T28 0 354616 0 0
T29 0 58480 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 151598662 187568 0 0
T4 791 1 0 0
T5 21392 0 0 0
T6 25052 0 0 0
T7 60348 0 0 0
T8 26567 0 0 0
T9 2080 0 0 0
T10 15126 0 0 0
T11 213533 1299 0 0
T12 144616 0 0 0
T13 16133 0 0 0
T17 0 385 0 0
T26 0 20 0 0
T28 0 1315 0 0
T41 0 2 0 0
T42 0 1798 0 0
T43 0 776 0 0
T44 0 916 0 0
T59 0 35 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00

68 always_ff @(posedge clk_i or negedge rst_ni) begin 69 1/1 if (!rst_ni) begin Tests: T1 T2 T3  70 1/1 under_rst <= 1'b1; Tests: T1 T2 T3  71 1/1 end else if (under_rst) begin Tests: T1 T2 T3  72 1/1 under_rst <= ~under_rst; Tests: T1 T2 T3  73 end MISSING_ELSE 74 end 75 76 logic empty; 77 78 // full and not ready for write are two different concepts. 79 // The latter can be '0' when under reset, while the former is an indication that no more 80 // entries can be written. 81 1/1 assign wready_o = ~full_o & ~under_rst; Tests: T1 T2 T3  82 1/1 assign rvalid_o = ~empty & ~under_rst; Tests: T1 T2 T3  83 84 prim_fifo_sync_cnt #( 85 .Depth(Depth), 86 .Secure(Secure) 87 ) u_fifo_cnt ( 88 .clk_i, 89 .rst_ni, 90 .clr_i, 91 .incr_wptr_i(fifo_incr_wptr), 92 .incr_rptr_i(fifo_incr_rptr), 93 .wptr_o(fifo_wptr), 94 .rptr_o(fifo_rptr), 95 .full_o, 96 .empty_o(fifo_empty), 97 .depth_o, 98 .err_o 99 ); 100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst; Tests: T1 T2 T3  101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst; Tests: T1 T2 T3  102 103 // the generate blocks below are needed to avoid lint errors due to array indexing 104 // in the where the fifo only has one storage element 105 logic [Depth-1:0][Width-1:0] storage; 106 logic [Width-1:0] storage_rdata; 107 if (Depth == 1) begin : gen_depth_eq1 108 1/1 assign storage_rdata = storage[0]; Tests: T5 T6 T8  109 110 always_ff @(posedge clk_i) 111 1/1 if (fifo_incr_wptr) begin Tests: T1 T2 T3  112 1/1 storage[0] <= wdata_i; Tests: T5 T6 T8  113 end MISSING_ELSE 114 115 logic unused_ptrs; 116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr}; Tests: T1 T2 T3  117 118 // fifo with more than one storage element 119 end else begin : gen_depth_gt1 120 assign storage_rdata = storage[fifo_rptr]; 121 122 always_ff @(posedge clk_i) 123 if (fifo_incr_wptr) begin 124 storage[fifo_wptr] <= wdata_i; 125 end 126 end 127 128 logic [Width-1:0] rdata_int; 129 if (Pass == 1'b1) begin : gen_pass 130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata; 131 assign empty = fifo_empty & ~wvalid_i; 132 end else begin : gen_nopass 133 1/1 assign rdata_int = storage_rdata; Tests: T5 T6 T8  134 1/1 assign empty = fifo_empty; Tests: T1 T2 T3  135 end 136 137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero 138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int; Tests: T1 T2 T3 

Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT5,T6,T8
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT5,T6,T8

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT5,T6,T8

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT6,T9,T10
110Not Covered
111CoveredT5,T6,T8

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT5,T6,T8
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00


138 assign rdata_o = empty ? Width'(0) : rdata_int; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T5,T6,T8


69 if (!rst_ni) begin -1- 70 under_rst <= 1'b1; ==> 71 end else if (under_rst) begin -2- 72 under_rst <= ~under_rst; ==> 73 end MISSING_ELSE ==>

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


123 if (fifo_incr_wptr) begin -1- 124 storage[fifo_wptr] <= wdata_i; ==> 125 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T5,T6,T8
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 6 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 6 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 435012153 3166677 0 0
DataKnown_AKnownEnable 435012153 434926073 0 0
DepthKnown_A 435012153 434926073 0 0
RvalidKnown_A 435012153 434926073 0 0
WreadyKnown_A 435012153 434926073 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 435012153 3166677 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 3166677 0 0
T5 45620 832 0 0
T6 32159 832 0 0
T7 418369 0 0 0
T8 56192 832 0 0
T9 13544 2505 0 0
T10 82696 832 0 0
T11 174372 0 0 0
T12 39977 832 0 0
T13 115981 832 0 0
T14 201073 2368 0 0
T15 0 3328 0 0
T17 0 15903 0 0

DataKnown_AKnownEnable
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 434926073 0 0
T1 1404 1308 0 0
T2 1589 1496 0 0
T3 2381 2317 0 0
T4 2169 2094 0 0
T5 45620 45537 0 0
T6 32159 32066 0 0
T7 418369 418274 0 0
T8 56192 56124 0 0
T9 13544 13477 0 0
T10 82696 82596 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 434926073 0 0
T1 1404 1308 0 0
T2 1589 1496 0 0
T3 2381 2317 0 0
T4 2169 2094 0 0
T5 45620 45537 0 0
T6 32159 32066 0 0
T7 418369 418274 0 0
T8 56192 56124 0 0
T9 13544 13477 0 0
T10 82696 82596 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 434926073 0 0
T1 1404 1308 0 0
T2 1589 1496 0 0
T3 2381 2317 0 0
T4 2169 2094 0 0
T5 45620 45537 0 0
T6 32159 32066 0 0
T7 418369 418274 0 0
T8 56192 56124 0 0
T9 13544 13477 0 0
T10 82696 82596 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 434926073 0 0
T1 1404 1308 0 0
T2 1589 1496 0 0
T3 2381 2317 0 0
T4 2169 2094 0 0
T5 45620 45537 0 0
T6 32159 32066 0 0
T7 418369 418274 0 0
T8 56192 56124 0 0
T9 13544 13477 0 0
T10 82696 82596 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 3166677 0 0
T5 45620 832 0 0
T6 32159 832 0 0
T7 418369 0 0 0
T8 56192 832 0 0
T9 13544 2505 0 0
T10 82696 832 0 0
T11 174372 0 0 0
T12 39977 832 0 0
T13 115981 832 0 0
T14 201073 2368 0 0
T15 0 3328 0 0
T17 0 15903 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00

68 always_ff @(posedge clk_i or negedge rst_ni) begin 69 1/1 if (!rst_ni) begin Tests: T1 T2 T3  70 1/1 under_rst <= 1'b1; Tests: T1 T2 T3  71 1/1 end else if (under_rst) begin Tests: T1 T2 T3  72 1/1 under_rst <= ~under_rst; Tests: T1 T2 T3  73 end MISSING_ELSE 74 end 75 76 logic empty; 77 78 // full and not ready for write are two different concepts. 79 // The latter can be '0' when under reset, while the former is an indication that no more 80 // entries can be written. 81 1/1 assign wready_o = ~full_o & ~under_rst; Tests: T1 T2 T3  82 1/1 assign rvalid_o = ~empty & ~under_rst; Tests: T1 T2 T3  83 84 prim_fifo_sync_cnt #( 85 .Depth(Depth), 86 .Secure(Secure) 87 ) u_fifo_cnt ( 88 .clk_i, 89 .rst_ni, 90 .clr_i, 91 .incr_wptr_i(fifo_incr_wptr), 92 .incr_rptr_i(fifo_incr_rptr), 93 .wptr_o(fifo_wptr), 94 .rptr_o(fifo_rptr), 95 .full_o, 96 .empty_o(fifo_empty), 97 .depth_o, 98 .err_o 99 ); 100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst; Tests: T1 T2 T3  101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst; Tests: T1 T2 T3  102 103 // the generate blocks below are needed to avoid lint errors due to array indexing 104 // in the where the fifo only has one storage element 105 logic [Depth-1:0][Width-1:0] storage; 106 logic [Width-1:0] storage_rdata; 107 if (Depth == 1) begin : gen_depth_eq1 108 0/1 ==> assign storage_rdata = storage[0]; 109 110 always_ff @(posedge clk_i) 111 1/1 if (fifo_incr_wptr) begin Tests: T1 T2 T3  112 0/1 ==> storage[0] <= wdata_i; 113 end MISSING_ELSE 114 115 logic unused_ptrs; 116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr}; Tests: T1 T2 T3  117 118 // fifo with more than one storage element 119 end else begin : gen_depth_gt1 120 assign storage_rdata = storage[fifo_rptr]; 121 122 always_ff @(posedge clk_i) 123 if (fifo_incr_wptr) begin 124 storage[fifo_wptr] <= wdata_i; 125 end 126 end 127 128 logic [Width-1:0] rdata_int; 129 if (Pass == 1'b1) begin : gen_pass 130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata; 131 assign empty = fifo_empty & ~wvalid_i; 132 end else begin : gen_nopass 133 0/1 ==> assign rdata_int = storage_rdata; 134 1/1 assign empty = fifo_empty; Tests: T1 T2 T3  135 end 136 137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero 138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int; Tests: T1 T2 T3 

Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00


138 assign rdata_o = empty ? Width'(0) : rdata_int; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


69 if (!rst_ni) begin -1- 70 under_rst <= 1'b1; ==> 71 end else if (under_rst) begin -2- 72 under_rst <= ~under_rst; ==> 73 end MISSING_ELSE ==>

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


123 if (fifo_incr_wptr) begin -1- 124 storage[fifo_wptr] <= wdata_i; ==> 125 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 6 6 100.00 4 66.67
Cover properties 0 0 0
Cover sequences 0 0 0
Total 6 6 100.00 4 66.67




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 435012153 0 0 0
DataKnown_AKnownEnable 435012153 434926073 0 0
DepthKnown_A 435012153 434926073 0 0
RvalidKnown_A 435012153 434926073 0 0
WreadyKnown_A 435012153 434926073 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 435012153 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 0 0 0

DataKnown_AKnownEnable
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 434926073 0 0
T1 1404 1308 0 0
T2 1589 1496 0 0
T3 2381 2317 0 0
T4 2169 2094 0 0
T5 45620 45537 0 0
T6 32159 32066 0 0
T7 418369 418274 0 0
T8 56192 56124 0 0
T9 13544 13477 0 0
T10 82696 82596 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 434926073 0 0
T1 1404 1308 0 0
T2 1589 1496 0 0
T3 2381 2317 0 0
T4 2169 2094 0 0
T5 45620 45537 0 0
T6 32159 32066 0 0
T7 418369 418274 0 0
T8 56192 56124 0 0
T9 13544 13477 0 0
T10 82696 82596 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 434926073 0 0
T1 1404 1308 0 0
T2 1589 1496 0 0
T3 2381 2317 0 0
T4 2169 2094 0 0
T5 45620 45537 0 0
T6 32159 32066 0 0
T7 418369 418274 0 0
T8 56192 56124 0 0
T9 13544 13477 0 0
T10 82696 82596 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 434926073 0 0
T1 1404 1308 0 0
T2 1589 1496 0 0
T3 2381 2317 0 0
T4 2169 2094 0 0
T5 45620 45537 0 0
T6 32159 32066 0 0
T7 418369 418274 0 0
T8 56192 56124 0 0
T9 13544 13477 0 0
T10 82696 82596 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 435012153 0 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%