Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T7 T8 T9
72 1/1 under_rst <= ~under_rst;
Tests: T7 T8 T9
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 1/1 assign storage_rdata = storage[0];
Tests: T7 T8 T12
109
110 always_ff @(posedge clk_i)
111 1/1 if (fifo_incr_wptr) begin
Tests: T1 T4 T5
112 1/1 storage[0] <= wdata_i;
Tests: T7 T8 T12
113 end
MISSING_ELSE
114
115 logic unused_ptrs;
116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
Tests: T1 T2 T3
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 assign storage_rdata = storage[fifo_rptr];
121
122 always_ff @(posedge clk_i)
123 if (fifo_incr_wptr) begin
124 storage[fifo_wptr] <= wdata_i;
125 end
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 1/1 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
Tests: T1 T2 T3
131 1/1 assign empty = fifo_empty & ~wvalid_i;
Tests: T1 T2 T3
132 end else begin : gen_nopass
133 assign rdata_int = storage_rdata;
134 assign empty = fifo_empty;
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 assign rdata_o = empty ? Width'(0) : rdata_int;
139 end else begin : gen_no_output_zero
140 1/1 assign rdata_o = rdata_int;
Tests: T7 T8 T12
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 20 | 16 | 80.00 |
Logical | 20 | 16 | 80.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T8,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T7,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T7,T8,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T7,T8,T12 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T7,T8,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T8,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T12 |
1 | 0 | Covered | T7,T8,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T12 |
0 |
Covered |
T1,T2,T3 |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T8,T9 |
0 |
0 |
Covered |
T7,T8,T9 |
111 if (fifo_incr_wptr) begin
-1-
112 storage[0] <= wdata_i;
==>
113 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T12 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
22491477 |
0 |
0 |
T7 |
13610 |
4870 |
0 |
0 |
T8 |
4288 |
82 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
39330 |
0 |
0 |
T13 |
23135 |
21971 |
0 |
0 |
T14 |
62909 |
0 |
0 |
0 |
T16 |
14094 |
1714 |
0 |
0 |
T18 |
0 |
70 |
0 |
0 |
T19 |
0 |
6168 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
T35 |
0 |
20563 |
0 |
0 |
T44 |
0 |
37337 |
0 |
0 |
T51 |
0 |
8850 |
0 |
0 |
DataKnown_AKnownEnable
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
22491477 |
0 |
0 |
T7 |
13610 |
4870 |
0 |
0 |
T8 |
4288 |
82 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
39330 |
0 |
0 |
T13 |
23135 |
21971 |
0 |
0 |
T14 |
62909 |
0 |
0 |
0 |
T16 |
14094 |
1714 |
0 |
0 |
T18 |
0 |
70 |
0 |
0 |
T19 |
0 |
6168 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
T35 |
0 |
20563 |
0 |
0 |
T44 |
0 |
37337 |
0 |
0 |
T51 |
0 |
8850 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T7 T8 T9
72 1/1 under_rst <= ~under_rst;
Tests: T7 T8 T9
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 assign storage_rdata = storage[0];
109
110 always_ff @(posedge clk_i)
111 if (fifo_incr_wptr) begin
112 storage[0] <= wdata_i;
113 end
114
115 logic unused_ptrs;
116 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 1/1 assign storage_rdata = storage[fifo_rptr];
Tests: T1 T2 T3
121
122 always_ff @(posedge clk_i)
123 1/1 if (fifo_incr_wptr) begin
Tests: T1 T4 T5
124 1/1 storage[fifo_wptr] <= wdata_i;
Tests: T7 T8 T12
125 end
MISSING_ELSE
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 1/1 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
Tests: T1 T2 T3
131 1/1 assign empty = fifo_empty & ~wvalid_i;
Tests: T1 T2 T3
132 end else begin : gen_nopass
133 assign rdata_int = storage_rdata;
134 assign empty = fifo_empty;
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 assign rdata_o = empty ? Width'(0) : rdata_int;
139 end else begin : gen_no_output_zero
140 1/1 assign rdata_o = rdata_int;
Tests: T7 T8 T12
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 20 | 18 | 90.00 |
Logical | 20 | 18 | 90.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T7,T8,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T7,T8,T9 |
1 | 0 | 1 | Covered | T7,T8,T12 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T7,T8,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T7,T8,T12 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T7,T8,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T7,T8,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T12 |
1 | 0 | Covered | T7,T8,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T12 |
0 |
Covered |
T1,T2,T3 |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T8,T9 |
0 |
0 |
Covered |
T7,T8,T9 |
111 if (fifo_incr_wptr) begin
-1-
112 storage[0] <= wdata_i;
==>
113 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T12 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
23651955 |
0 |
0 |
T7 |
13610 |
5018 |
0 |
0 |
T8 |
4288 |
80 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
40592 |
0 |
0 |
T13 |
23135 |
22871 |
0 |
0 |
T14 |
62909 |
0 |
0 |
0 |
T16 |
14094 |
1950 |
0 |
0 |
T18 |
0 |
68 |
0 |
0 |
T19 |
0 |
6360 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
T35 |
0 |
21428 |
0 |
0 |
T44 |
0 |
38565 |
0 |
0 |
T51 |
0 |
9226 |
0 |
0 |
DataKnown_AKnownEnable
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
23651955 |
0 |
0 |
T7 |
13610 |
5018 |
0 |
0 |
T8 |
4288 |
80 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
40592 |
0 |
0 |
T13 |
23135 |
22871 |
0 |
0 |
T14 |
62909 |
0 |
0 |
0 |
T16 |
14094 |
1950 |
0 |
0 |
T18 |
0 |
68 |
0 |
0 |
T19 |
0 |
6360 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
T35 |
0 |
21428 |
0 |
0 |
T44 |
0 |
38565 |
0 |
0 |
T51 |
0 |
9226 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 13 | 12 | 92.31 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T7 T8 T9
72 1/1 under_rst <= ~under_rst;
Tests: T7 T8 T9
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 assign storage_rdata = storage[0];
109
110 always_ff @(posedge clk_i)
111 if (fifo_incr_wptr) begin
112 storage[0] <= wdata_i;
113 end
114
115 logic unused_ptrs;
116 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 1/1 assign storage_rdata = storage[fifo_rptr];
Tests: T1 T2 T3
121
122 always_ff @(posedge clk_i)
123 1/1 if (fifo_incr_wptr) begin
Tests: T1 T4 T5
124 excluded storage[fifo_wptr] <= wdata_i;
Exclude Annotation: VC_COV_UNR
125 end
MISSING_ELSE
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
131 assign empty = fifo_empty & ~wvalid_i;
132 end else begin : gen_nopass
133 0/1 ==> assign rdata_int = storage_rdata;
134 1/1 assign empty = fifo_empty;
Tests: T1 T2 T3
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 11 | 5 | 45.45 |
Logical | 11 | 5 | 45.45 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T7,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T7,T8,T9 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Excluded | |
VC_COV_UNR |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
1 |
1 |
100.00 |
138 assign rdata_o = empty ? Width'(0) : rdata_int;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T7,T8,T9 |
0 |
0 |
Covered |
T7,T8,T9 |
123 if (fifo_incr_wptr) begin
-1-
124 storage[fifo_wptr] <= wdata_i;
==> (Excluded)
Exclude Annotation: VC_COV_UNR
125 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests | Exclude Annotation |
1 |
Excluded |
|
VC_COV_UNR |
0 |
Covered |
T1,T4,T5 |
|
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
0 |
0 |
0 |
DataKnown_AKnownEnable
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
122477778 |
0 |
0 |
T7 |
13610 |
13610 |
0 |
0 |
T8 |
4288 |
4288 |
0 |
0 |
T9 |
272 |
64 |
0 |
0 |
T10 |
208705 |
0 |
0 |
0 |
T11 |
41482 |
40972 |
0 |
0 |
T12 |
58000 |
58000 |
0 |
0 |
T13 |
23135 |
23135 |
0 |
0 |
T14 |
62909 |
62574 |
0 |
0 |
T16 |
14094 |
14094 |
0 |
0 |
T18 |
0 |
29522 |
0 |
0 |
T19 |
0 |
60750 |
0 |
0 |
T24 |
44248 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T1 T4 T5
72 1/1 under_rst <= ~under_rst;
Tests: T1 T4 T5
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 1/1 assign storage_rdata = storage[0];
Tests: T6 T10 T25
109
110 always_ff @(posedge clk_i)
111 1/1 if (fifo_incr_wptr) begin
Tests: T1 T4 T5
112 1/1 storage[0] <= wdata_i;
Tests: T6 T10 T25
113 end
MISSING_ELSE
114
115 logic unused_ptrs;
116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
Tests: T1 T2 T3
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 assign storage_rdata = storage[fifo_rptr];
121
122 always_ff @(posedge clk_i)
123 if (fifo_incr_wptr) begin
124 storage[fifo_wptr] <= wdata_i;
125 end
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 1/1 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
Tests: T1 T2 T3
131 1/1 assign empty = fifo_empty & ~wvalid_i;
Tests: T1 T2 T3
132 end else begin : gen_nopass
133 assign rdata_int = storage_rdata;
134 assign empty = fifo_empty;
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 assign rdata_o = empty ? Width'(0) : rdata_int;
139 end else begin : gen_no_output_zero
140 1/1 assign rdata_o = rdata_int;
Tests: T6 T10 T25
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 20 | 17 | 85.00 |
Logical | 20 | 17 | 85.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T10,T25 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T10,T25 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T10,T25 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T6,T10,T25 |
1 | 0 | 1 | Covered | T6,T10,T25 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T10,T25 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T6,T10,T25 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T6,T10,T25 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T6,T10,T25 |
1 | 0 | Covered | T6,T10,T25 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T10,T25 |
0 |
Covered |
T1,T2,T3 |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
111 if (fifo_incr_wptr) begin
-1-
112 storage[0] <= wdata_i;
==>
113 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T10,T25 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
5984586 |
0 |
0 |
T6 |
1480 |
633 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
23116 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T13 |
23135 |
0 |
0 |
0 |
T14 |
62909 |
0 |
0 |
0 |
T16 |
14094 |
0 |
0 |
0 |
T22 |
0 |
11368 |
0 |
0 |
T25 |
0 |
9979 |
0 |
0 |
T27 |
0 |
617 |
0 |
0 |
T40 |
0 |
20816 |
0 |
0 |
T41 |
0 |
701 |
0 |
0 |
T43 |
0 |
6843 |
0 |
0 |
T47 |
0 |
47639 |
0 |
0 |
T48 |
0 |
16724 |
0 |
0 |
DataKnown_AKnownEnable
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
28617600 |
0 |
0 |
T1 |
216 |
216 |
0 |
0 |
T4 |
9790 |
9448 |
0 |
0 |
T5 |
748 |
432 |
0 |
0 |
T6 |
1480 |
1480 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
205384 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T24 |
0 |
41312 |
0 |
0 |
T25 |
0 |
27344 |
0 |
0 |
T26 |
0 |
144 |
0 |
0 |
T27 |
0 |
1256 |
0 |
0 |
T28 |
0 |
288 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
28617600 |
0 |
0 |
T1 |
216 |
216 |
0 |
0 |
T4 |
9790 |
9448 |
0 |
0 |
T5 |
748 |
432 |
0 |
0 |
T6 |
1480 |
1480 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
205384 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T24 |
0 |
41312 |
0 |
0 |
T25 |
0 |
27344 |
0 |
0 |
T26 |
0 |
144 |
0 |
0 |
T27 |
0 |
1256 |
0 |
0 |
T28 |
0 |
288 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
28617600 |
0 |
0 |
T1 |
216 |
216 |
0 |
0 |
T4 |
9790 |
9448 |
0 |
0 |
T5 |
748 |
432 |
0 |
0 |
T6 |
1480 |
1480 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
205384 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T24 |
0 |
41312 |
0 |
0 |
T25 |
0 |
27344 |
0 |
0 |
T26 |
0 |
144 |
0 |
0 |
T27 |
0 |
1256 |
0 |
0 |
T28 |
0 |
288 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
28617600 |
0 |
0 |
T1 |
216 |
216 |
0 |
0 |
T4 |
9790 |
9448 |
0 |
0 |
T5 |
748 |
432 |
0 |
0 |
T6 |
1480 |
1480 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
205384 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T24 |
0 |
41312 |
0 |
0 |
T25 |
0 |
27344 |
0 |
0 |
T26 |
0 |
144 |
0 |
0 |
T27 |
0 |
1256 |
0 |
0 |
T28 |
0 |
288 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
5984586 |
0 |
0 |
T6 |
1480 |
633 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
23116 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T13 |
23135 |
0 |
0 |
0 |
T14 |
62909 |
0 |
0 |
0 |
T16 |
14094 |
0 |
0 |
0 |
T22 |
0 |
11368 |
0 |
0 |
T25 |
0 |
9979 |
0 |
0 |
T27 |
0 |
617 |
0 |
0 |
T40 |
0 |
20816 |
0 |
0 |
T41 |
0 |
701 |
0 |
0 |
T43 |
0 |
6843 |
0 |
0 |
T47 |
0 |
47639 |
0 |
0 |
T48 |
0 |
16724 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T1 T4 T5
72 1/1 under_rst <= ~under_rst;
Tests: T1 T4 T5
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 assign storage_rdata = storage[0];
109
110 always_ff @(posedge clk_i)
111 if (fifo_incr_wptr) begin
112 storage[0] <= wdata_i;
113 end
114
115 logic unused_ptrs;
116 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 1/1 assign storage_rdata = storage[fifo_rptr];
Tests: T1 T2 T3
121
122 always_ff @(posedge clk_i)
123 1/1 if (fifo_incr_wptr) begin
Tests: T1 T4 T5
124 1/1 storage[fifo_wptr] <= wdata_i;
Tests: T6 T10 T25
125 end
MISSING_ELSE
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
131 assign empty = fifo_empty & ~wvalid_i;
132 end else begin : gen_nopass
133 1/1 assign rdata_int = storage_rdata;
Tests: T6 T10 T25
134 1/1 assign empty = fifo_empty;
Tests: T1 T2 T3
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 13 | 9 | 69.23 |
Logical | 13 | 9 | 69.23 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T6,T10,T25 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T10,T25 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T6,T10,T25 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T6,T10,T25 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
138 assign rdata_o = empty ? Width'(0) : rdata_int;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T6,T10,T25 |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T4,T5 |
0 |
0 |
Covered |
T1,T4,T5 |
123 if (fifo_incr_wptr) begin
-1-
124 storage[fifo_wptr] <= wdata_i;
==>
125 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T6,T10,T25 |
0 |
Covered |
T1,T4,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
192434 |
0 |
0 |
T6 |
1480 |
20 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
738 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T13 |
23135 |
0 |
0 |
0 |
T14 |
62909 |
0 |
0 |
0 |
T16 |
14094 |
0 |
0 |
0 |
T22 |
0 |
368 |
0 |
0 |
T25 |
0 |
319 |
0 |
0 |
T27 |
0 |
19 |
0 |
0 |
T40 |
0 |
668 |
0 |
0 |
T41 |
0 |
22 |
0 |
0 |
T43 |
0 |
223 |
0 |
0 |
T47 |
0 |
1536 |
0 |
0 |
T48 |
0 |
533 |
0 |
0 |
DataKnown_AKnownEnable
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
28617600 |
0 |
0 |
T1 |
216 |
216 |
0 |
0 |
T4 |
9790 |
9448 |
0 |
0 |
T5 |
748 |
432 |
0 |
0 |
T6 |
1480 |
1480 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
205384 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T24 |
0 |
41312 |
0 |
0 |
T25 |
0 |
27344 |
0 |
0 |
T26 |
0 |
144 |
0 |
0 |
T27 |
0 |
1256 |
0 |
0 |
T28 |
0 |
288 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
28617600 |
0 |
0 |
T1 |
216 |
216 |
0 |
0 |
T4 |
9790 |
9448 |
0 |
0 |
T5 |
748 |
432 |
0 |
0 |
T6 |
1480 |
1480 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
205384 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T24 |
0 |
41312 |
0 |
0 |
T25 |
0 |
27344 |
0 |
0 |
T26 |
0 |
144 |
0 |
0 |
T27 |
0 |
1256 |
0 |
0 |
T28 |
0 |
288 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
28617600 |
0 |
0 |
T1 |
216 |
216 |
0 |
0 |
T4 |
9790 |
9448 |
0 |
0 |
T5 |
748 |
432 |
0 |
0 |
T6 |
1480 |
1480 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
205384 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T24 |
0 |
41312 |
0 |
0 |
T25 |
0 |
27344 |
0 |
0 |
T26 |
0 |
144 |
0 |
0 |
T27 |
0 |
1256 |
0 |
0 |
T28 |
0 |
288 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
28617600 |
0 |
0 |
T1 |
216 |
216 |
0 |
0 |
T4 |
9790 |
9448 |
0 |
0 |
T5 |
748 |
432 |
0 |
0 |
T6 |
1480 |
1480 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
205384 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T24 |
0 |
41312 |
0 |
0 |
T25 |
0 |
27344 |
0 |
0 |
T26 |
0 |
144 |
0 |
0 |
T27 |
0 |
1256 |
0 |
0 |
T28 |
0 |
288 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
152428106 |
192434 |
0 |
0 |
T6 |
1480 |
20 |
0 |
0 |
T7 |
13610 |
0 |
0 |
0 |
T8 |
4288 |
0 |
0 |
0 |
T9 |
272 |
0 |
0 |
0 |
T10 |
208705 |
738 |
0 |
0 |
T11 |
41482 |
0 |
0 |
0 |
T12 |
58000 |
0 |
0 |
0 |
T13 |
23135 |
0 |
0 |
0 |
T14 |
62909 |
0 |
0 |
0 |
T16 |
14094 |
0 |
0 |
0 |
T22 |
0 |
368 |
0 |
0 |
T25 |
0 |
319 |
0 |
0 |
T27 |
0 |
19 |
0 |
0 |
T40 |
0 |
668 |
0 |
0 |
T41 |
0 |
22 |
0 |
0 |
T43 |
0 |
223 |
0 |
0 |
T47 |
0 |
1536 |
0 |
0 |
T48 |
0 |
533 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T1 T2 T3
72 1/1 under_rst <= ~under_rst;
Tests: T1 T2 T3
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 1/1 assign storage_rdata = storage[0];
Tests: T7 T8 T9
109
110 always_ff @(posedge clk_i)
111 1/1 if (fifo_incr_wptr) begin
Tests: T1 T2 T3
112 1/1 storage[0] <= wdata_i;
Tests: T7 T8 T9
113 end
MISSING_ELSE
114
115 logic unused_ptrs;
116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
Tests: T1 T2 T3
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 assign storage_rdata = storage[fifo_rptr];
121
122 always_ff @(posedge clk_i)
123 if (fifo_incr_wptr) begin
124 storage[fifo_wptr] <= wdata_i;
125 end
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
131 assign empty = fifo_empty & ~wvalid_i;
132 end else begin : gen_nopass
133 1/1 assign rdata_int = storage_rdata;
Tests: T7 T8 T9
134 1/1 assign empty = fifo_empty;
Tests: T1 T2 T3
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 11 | 11 | 100.00 |
Logical | 11 | 11 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T7,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Covered | T7,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T7,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Covered | T7,T8,T9 |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Covered | T7,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T7,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
138 assign rdata_o = empty ? Width'(0) : rdata_int;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T7,T8,T9 |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
123 if (fifo_incr_wptr) begin
-1-
124 storage[fifo_wptr] <= wdata_i;
==>
125 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T7,T8,T9 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
3161079 |
0 |
0 |
T7 |
10105 |
832 |
0 |
0 |
T8 |
10913 |
2627 |
0 |
0 |
T9 |
3730 |
832 |
0 |
0 |
T10 |
83260 |
0 |
0 |
0 |
T11 |
251431 |
832 |
0 |
0 |
T12 |
61473 |
834 |
0 |
0 |
T13 |
15612 |
832 |
0 |
0 |
T14 |
445458 |
834 |
0 |
0 |
T15 |
4263 |
0 |
0 |
0 |
T16 |
45137 |
832 |
0 |
0 |
T18 |
0 |
832 |
0 |
0 |
T19 |
0 |
832 |
0 |
0 |
DataKnown_AKnownEnable
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
463204918 |
0 |
0 |
T1 |
1826 |
1752 |
0 |
0 |
T2 |
1727 |
1628 |
0 |
0 |
T3 |
1571 |
1489 |
0 |
0 |
T4 |
4925 |
4870 |
0 |
0 |
T5 |
2791 |
2725 |
0 |
0 |
T6 |
7293 |
7233 |
0 |
0 |
T7 |
10105 |
10030 |
0 |
0 |
T8 |
10913 |
10815 |
0 |
0 |
T9 |
3730 |
3646 |
0 |
0 |
T10 |
83260 |
83169 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
463204918 |
0 |
0 |
T1 |
1826 |
1752 |
0 |
0 |
T2 |
1727 |
1628 |
0 |
0 |
T3 |
1571 |
1489 |
0 |
0 |
T4 |
4925 |
4870 |
0 |
0 |
T5 |
2791 |
2725 |
0 |
0 |
T6 |
7293 |
7233 |
0 |
0 |
T7 |
10105 |
10030 |
0 |
0 |
T8 |
10913 |
10815 |
0 |
0 |
T9 |
3730 |
3646 |
0 |
0 |
T10 |
83260 |
83169 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
463204918 |
0 |
0 |
T1 |
1826 |
1752 |
0 |
0 |
T2 |
1727 |
1628 |
0 |
0 |
T3 |
1571 |
1489 |
0 |
0 |
T4 |
4925 |
4870 |
0 |
0 |
T5 |
2791 |
2725 |
0 |
0 |
T6 |
7293 |
7233 |
0 |
0 |
T7 |
10105 |
10030 |
0 |
0 |
T8 |
10913 |
10815 |
0 |
0 |
T9 |
3730 |
3646 |
0 |
0 |
T10 |
83260 |
83169 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
463204918 |
0 |
0 |
T1 |
1826 |
1752 |
0 |
0 |
T2 |
1727 |
1628 |
0 |
0 |
T3 |
1571 |
1489 |
0 |
0 |
T4 |
4925 |
4870 |
0 |
0 |
T5 |
2791 |
2725 |
0 |
0 |
T6 |
7293 |
7233 |
0 |
0 |
T7 |
10105 |
10030 |
0 |
0 |
T8 |
10913 |
10815 |
0 |
0 |
T9 |
3730 |
3646 |
0 |
0 |
T10 |
83260 |
83169 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
3161079 |
0 |
0 |
T7 |
10105 |
832 |
0 |
0 |
T8 |
10913 |
2627 |
0 |
0 |
T9 |
3730 |
832 |
0 |
0 |
T10 |
83260 |
0 |
0 |
0 |
T11 |
251431 |
832 |
0 |
0 |
T12 |
61473 |
834 |
0 |
0 |
T13 |
15612 |
832 |
0 |
0 |
T14 |
445458 |
834 |
0 |
0 |
T15 |
4263 |
0 |
0 |
0 |
T16 |
45137 |
832 |
0 |
0 |
T18 |
0 |
832 |
0 |
0 |
T19 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 1 | 1 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T1 T2 T3
72 1/1 under_rst <= ~under_rst;
Tests: T1 T2 T3
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 0/1 ==> assign storage_rdata = storage[0];
109
110 always_ff @(posedge clk_i)
111 1/1 if (fifo_incr_wptr) begin
Tests: T1 T2 T3
112 excluded storage[0] <= wdata_i;
Exclude Annotation: VC_COV_UNR
113 end
MISSING_ELSE
114
115 logic unused_ptrs;
116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
Tests: T1 T2 T3
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 assign storage_rdata = storage[fifo_rptr];
121
122 always_ff @(posedge clk_i)
123 if (fifo_incr_wptr) begin
124 storage[fifo_wptr] <= wdata_i;
125 end
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
131 assign empty = fifo_empty & ~wvalid_i;
132 end else begin : gen_nopass
133 0/1 ==> assign rdata_int = storage_rdata;
134 1/1 assign empty = fifo_empty;
Tests: T1 T2 T3
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 5 | 5 | 100.00 |
Logical | 5 | 5 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests | Exclude Annotation |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | Excluded | |
VC_COV_UNR |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Excluded | |
VC_COV_UNR |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests | Exclude Annotation |
0 | 1 | 1 | Excluded | |
VC_COV_UNR |
1 | 0 | 1 | Excluded | |
VC_COV_UNR |
1 | 1 | 0 | Excluded | |
VC_COV_UNR |
1 | 1 | 1 | Excluded | |
VC_COV_UNR |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests | Exclude Annotation |
0 | Excluded | |
VC_COV_UNR |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
6 |
5 |
83.33 |
TERNARY |
138 |
1 |
1 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
138 assign rdata_o = empty ? Width'(0) : rdata_int;
-1-
==>
==> (Excluded)
Branches:
-1- | Status | Tests | Exclude Annotation |
1 |
Covered |
T1,T2,T3 |
|
0 |
Excluded |
|
VC_COV_UNR |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
123 if (fifo_incr_wptr) begin
-1-
124 storage[fifo_wptr] <= wdata_i;
==>
125 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
0 |
0 |
0 |
DataKnown_AKnownEnable
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
463204918 |
0 |
0 |
T1 |
1826 |
1752 |
0 |
0 |
T2 |
1727 |
1628 |
0 |
0 |
T3 |
1571 |
1489 |
0 |
0 |
T4 |
4925 |
4870 |
0 |
0 |
T5 |
2791 |
2725 |
0 |
0 |
T6 |
7293 |
7233 |
0 |
0 |
T7 |
10105 |
10030 |
0 |
0 |
T8 |
10913 |
10815 |
0 |
0 |
T9 |
3730 |
3646 |
0 |
0 |
T10 |
83260 |
83169 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
463204918 |
0 |
0 |
T1 |
1826 |
1752 |
0 |
0 |
T2 |
1727 |
1628 |
0 |
0 |
T3 |
1571 |
1489 |
0 |
0 |
T4 |
4925 |
4870 |
0 |
0 |
T5 |
2791 |
2725 |
0 |
0 |
T6 |
7293 |
7233 |
0 |
0 |
T7 |
10105 |
10030 |
0 |
0 |
T8 |
10913 |
10815 |
0 |
0 |
T9 |
3730 |
3646 |
0 |
0 |
T10 |
83260 |
83169 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
463204918 |
0 |
0 |
T1 |
1826 |
1752 |
0 |
0 |
T2 |
1727 |
1628 |
0 |
0 |
T3 |
1571 |
1489 |
0 |
0 |
T4 |
4925 |
4870 |
0 |
0 |
T5 |
2791 |
2725 |
0 |
0 |
T6 |
7293 |
7233 |
0 |
0 |
T7 |
10105 |
10030 |
0 |
0 |
T8 |
10913 |
10815 |
0 |
0 |
T9 |
3730 |
3646 |
0 |
0 |
T10 |
83260 |
83169 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
463204918 |
0 |
0 |
T1 |
1826 |
1752 |
0 |
0 |
T2 |
1727 |
1628 |
0 |
0 |
T3 |
1571 |
1489 |
0 |
0 |
T4 |
4925 |
4870 |
0 |
0 |
T5 |
2791 |
2725 |
0 |
0 |
T6 |
7293 |
7233 |
0 |
0 |
T7 |
10105 |
10030 |
0 |
0 |
T8 |
10913 |
10815 |
0 |
0 |
T9 |
3730 |
3646 |
0 |
0 |
T10 |
83260 |
83169 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
463294267 |
0 |
0 |
0 |