Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.12 100.00 87.50 90.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.12 100.00 87.50 90.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 100.00 100.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 100.00 100.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
70.00 100.00 40.00 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.31 100.00 100.00 100.00 81.25


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.31 100.00 100.00 100.00 81.25


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 + N=5,DW=75,EnDataPort=1,IdxW=3 )
Line Coverage for Module self-instances :
SCORELINE
93.75 100.00
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

SCORELINE
95.31 100.00
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T6 T7 T8  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T6 T7 T8  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T6 T7 T8  128 end MISSING_ELSE

Line Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Line Coverage for Module self-instances :
SCORELINE
88.12 100.00
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T4 T5  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T6 T10 T25  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T4 T5  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T6 T10 T25  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T6 T10 T25  128 end MISSING_ELSE

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Cond Coverage for Module self-instances :
SCORECOND
88.12 87.50
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9777.78
Logical9777.78
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT6,T10,T25
10CoveredT6,T10,T25

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T4,T5
10Unreachable
11CoveredT6,T10,T25

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 )
Cond Coverage for Module self-instances :
SCORECOND
93.75 100.00
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT52,T55,T39

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT52,T55,T39
10CoveredT52,T55,T39

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT7,T8,T9
10Unreachable
11CoveredT52,T55,T39

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=5,DW=75,EnDataPort=1,IdxW=3 )
Cond Coverage for Module self-instances :
SCORECOND
95.31 100.00
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT6,T10,T25

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT6,T10,T25
10CoveredT6,T7,T8

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT6,T7,T8

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Module : prim_arbiter_ppc
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T6,T10,T25
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T6,T7,T8
0 0 1 Unreachable
0 0 0 Covered T1,T2,T4


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T6,T7,T8
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T6,T7,T8
0 Covered T1,T2,T3


Assert Coverage for Module : prim_arbiter_ppc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 768150479 614300296 0 0
CheckNGreaterZero_A 2868 2868 0 0
GntImpliesReady_A 768150479 3799059 0 0
GntImpliesValid_A 768150479 3799059 0 0
GrantKnown_A 768150479 614300296 0 0
IdxKnown_A 768150479 614300296 0 0
IndexIsCorrect_A 768150479 3799059 0 0
LockArbDecision_A 768150479 0 0 0
NoReadyValidNoGrant_A 768150479 0 0 0
ReadyAndValidImplyGrant_A 768150479 3799059 0 0
ReqAndReadyImplyGrant_A 768150479 3799059 0 0
ReqImpliesValid_A 768150479 3799059 0 0
ReqStaysHighUntilGranted0_M 768150479 0 0 0
RoundRobin_A 768150479 8 0 956
ValidKnown_A 768150479 614300296 0 0
gen_data_port_assertion.DataFlow_A 768150479 3799059 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 614300296 0 0
T1 2042 1968 0 0
T2 1727 1628 0 0
T3 1571 1489 0 0
T4 14715 14318 0 0
T5 3539 3157 0 0
T6 8773 8713 0 0
T7 37325 23640 0 0
T8 19489 15103 0 0
T9 4274 3710 0 0
T10 500670 288553 0 0
T11 82964 40972 0 0
T12 116000 58000 0 0
T13 23135 23135 0 0
T14 62909 62574 0 0
T16 14094 14094 0 0
T18 0 29522 0 0
T24 44248 41312 0 0
T25 0 27344 0 0
T26 0 144 0 0
T27 0 1256 0 0
T28 0 288 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2868 2868 0 0
T1 3 3 0 0
T2 3 3 0 0
T3 3 3 0 0
T4 3 3 0 0
T5 3 3 0 0
T6 3 3 0 0
T7 3 3 0 0
T8 3 3 0 0
T9 3 3 0 0
T10 3 3 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 3799059 0 0
T6 8773 125 0 0
T7 23715 832 0 0
T8 15201 832 0 0
T9 4002 832 0 0
T10 291965 3807 0 0
T11 292913 832 0 0
T12 119473 832 0 0
T13 38747 832 0 0
T14 508367 832 0 0
T15 4263 0 0 0
T16 14094 832 0 0
T22 0 2884 0 0
T25 0 643 0 0
T27 0 64 0 0
T28 734 0 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T40 0 2592 0 0
T41 2440 160 0 0
T43 0 461 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 4930 0 0
T48 0 10250 0 0
T52 32784 8 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 3799059 0 0
T6 8773 125 0 0
T7 23715 832 0 0
T8 15201 832 0 0
T9 4002 832 0 0
T10 291965 3807 0 0
T11 292913 832 0 0
T12 119473 832 0 0
T13 38747 832 0 0
T14 508367 832 0 0
T15 4263 0 0 0
T16 14094 832 0 0
T22 0 2884 0 0
T25 0 643 0 0
T27 0 64 0 0
T28 734 0 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T40 0 2592 0 0
T41 2440 160 0 0
T43 0 461 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 4930 0 0
T48 0 10250 0 0
T52 32784 8 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 614300296 0 0
T1 2042 1968 0 0
T2 1727 1628 0 0
T3 1571 1489 0 0
T4 14715 14318 0 0
T5 3539 3157 0 0
T6 8773 8713 0 0
T7 37325 23640 0 0
T8 19489 15103 0 0
T9 4274 3710 0 0
T10 500670 288553 0 0
T11 82964 40972 0 0
T12 116000 58000 0 0
T13 23135 23135 0 0
T14 62909 62574 0 0
T16 14094 14094 0 0
T18 0 29522 0 0
T24 44248 41312 0 0
T25 0 27344 0 0
T26 0 144 0 0
T27 0 1256 0 0
T28 0 288 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 614300296 0 0
T1 2042 1968 0 0
T2 1727 1628 0 0
T3 1571 1489 0 0
T4 14715 14318 0 0
T5 3539 3157 0 0
T6 8773 8713 0 0
T7 37325 23640 0 0
T8 19489 15103 0 0
T9 4274 3710 0 0
T10 500670 288553 0 0
T11 82964 40972 0 0
T12 116000 58000 0 0
T13 23135 23135 0 0
T14 62909 62574 0 0
T16 14094 14094 0 0
T18 0 29522 0 0
T24 44248 41312 0 0
T25 0 27344 0 0
T26 0 144 0 0
T27 0 1256 0 0
T28 0 288 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 3799059 0 0
T6 8773 125 0 0
T7 23715 832 0 0
T8 15201 832 0 0
T9 4002 832 0 0
T10 291965 3807 0 0
T11 292913 832 0 0
T12 119473 832 0 0
T13 38747 832 0 0
T14 508367 832 0 0
T15 4263 0 0 0
T16 14094 832 0 0
T22 0 2884 0 0
T25 0 643 0 0
T27 0 64 0 0
T28 734 0 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T40 0 2592 0 0
T41 2440 160 0 0
T43 0 461 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 4930 0 0
T48 0 10250 0 0
T52 32784 8 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 3799059 0 0
T6 8773 125 0 0
T7 23715 832 0 0
T8 15201 832 0 0
T9 4002 832 0 0
T10 291965 3807 0 0
T11 292913 832 0 0
T12 119473 832 0 0
T13 38747 832 0 0
T14 508367 832 0 0
T15 4263 0 0 0
T16 14094 832 0 0
T22 0 2884 0 0
T25 0 643 0 0
T27 0 64 0 0
T28 734 0 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T40 0 2592 0 0
T41 2440 160 0 0
T43 0 461 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 4930 0 0
T48 0 10250 0 0
T52 32784 8 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 3799059 0 0
T6 8773 125 0 0
T7 23715 832 0 0
T8 15201 832 0 0
T9 4002 832 0 0
T10 291965 3807 0 0
T11 292913 832 0 0
T12 119473 832 0 0
T13 38747 832 0 0
T14 508367 832 0 0
T15 4263 0 0 0
T16 14094 832 0 0
T22 0 2884 0 0
T25 0 643 0 0
T27 0 64 0 0
T28 734 0 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T40 0 2592 0 0
T41 2440 160 0 0
T43 0 461 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 4930 0 0
T48 0 10250 0 0
T52 32784 8 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 3799059 0 0
T6 8773 125 0 0
T7 23715 832 0 0
T8 15201 832 0 0
T9 4002 832 0 0
T10 291965 3807 0 0
T11 292913 832 0 0
T12 119473 832 0 0
T13 38747 832 0 0
T14 508367 832 0 0
T15 4263 0 0 0
T16 14094 832 0 0
T22 0 2884 0 0
T25 0 643 0 0
T27 0 64 0 0
T28 734 0 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T40 0 2592 0 0
T41 2440 160 0 0
T43 0 461 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 4930 0 0
T48 0 10250 0 0
T52 32784 8 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 8 0 956
T57 193762 0 0 1
T68 285850 1 0 1
T69 0 1 0 0
T70 0 1 0 0
T71 0 1 0 0
T72 0 1 0 0
T73 0 1 0 0
T74 0 1 0 0
T75 0 1 0 0
T76 100611 0 0 1
T77 339265 0 0 1
T78 922 0 0 1
T79 1884 0 0 1
T80 4353 0 0 1
T81 971 0 0 1
T82 36051 0 0 1
T83 31639 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 614300296 0 0
T1 2042 1968 0 0
T2 1727 1628 0 0
T3 1571 1489 0 0
T4 14715 14318 0 0
T5 3539 3157 0 0
T6 8773 8713 0 0
T7 37325 23640 0 0
T8 19489 15103 0 0
T9 4274 3710 0 0
T10 500670 288553 0 0
T11 82964 40972 0 0
T12 116000 58000 0 0
T13 23135 23135 0 0
T14 62909 62574 0 0
T16 14094 14094 0 0
T18 0 29522 0 0
T24 44248 41312 0 0
T25 0 27344 0 0
T26 0 144 0 0
T27 0 1256 0 0
T28 0 288 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 768150479 3799059 0 0
T6 8773 125 0 0
T7 23715 832 0 0
T8 15201 832 0 0
T9 4002 832 0 0
T10 291965 3807 0 0
T11 292913 832 0 0
T12 119473 832 0 0
T13 38747 832 0 0
T14 508367 832 0 0
T15 4263 0 0 0
T16 14094 832 0 0
T22 0 2884 0 0
T25 0 643 0 0
T27 0 64 0 0
T28 734 0 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T40 0 2592 0 0
T41 2440 160 0 0
T43 0 461 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 4930 0 0
T48 0 10250 0 0
T52 32784 8 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T4 T5  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T6 T10 T25  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T4 T5  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T6 T10 T25  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T6 T10 T25  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions8787.50
Logical8787.50
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT6,T10,T25
10CoveredT6,T10,T25

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T4,T5
10Unreachable
11CoveredT6,T10,T25

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTestsExclude Annotation
01Unreachable
10Excluded VC_COV_UNR
11Unreachable

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 9 90.00
TERNARY 76 2 1 50.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T6,T10,T25
0 0 1 Unreachable
0 0 0 Covered T1,T4,T5


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T6,T10,T25
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T6,T10,T25
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 152428106 28617600 0 0
CheckNGreaterZero_A 956 956 0 0
GntImpliesReady_A 152428106 633282 0 0
GntImpliesValid_A 152428106 633282 0 0
GrantKnown_A 152428106 28617600 0 0
IdxKnown_A 152428106 28617600 0 0
IndexIsCorrect_A 152428106 633282 0 0
LockArbDecision_A 152428106 0 0 0
NoReadyValidNoGrant_A 152428106 0 0 0
ReadyAndValidImplyGrant_A 152428106 633282 0 0
ReqAndReadyImplyGrant_A 152428106 633282 0 0
ReqImpliesValid_A 152428106 633282 0 0
ReqStaysHighUntilGranted0_M 152428106 0 0 0
RoundRobin_A 152428106 0 0 0
ValidKnown_A 152428106 28617600 0 0
gen_data_port_assertion.DataFlow_A 152428106 633282 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 28617600 0 0
T1 216 216 0 0
T4 9790 9448 0 0
T5 748 432 0 0
T6 1480 1480 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 205384 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T24 0 41312 0 0
T25 0 27344 0 0
T26 0 144 0 0
T27 0 1256 0 0
T28 0 288 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 956 956 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 633282 0 0
T6 1480 88 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 2605 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T13 23135 0 0 0
T14 62909 0 0 0
T16 14094 0 0 0
T22 0 1081 0 0
T25 0 643 0 0
T27 0 64 0 0
T40 0 2592 0 0
T41 0 160 0 0
T43 0 461 0 0
T47 0 4654 0 0
T48 0 1767 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 633282 0 0
T6 1480 88 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 2605 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T13 23135 0 0 0
T14 62909 0 0 0
T16 14094 0 0 0
T22 0 1081 0 0
T25 0 643 0 0
T27 0 64 0 0
T40 0 2592 0 0
T41 0 160 0 0
T43 0 461 0 0
T47 0 4654 0 0
T48 0 1767 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 28617600 0 0
T1 216 216 0 0
T4 9790 9448 0 0
T5 748 432 0 0
T6 1480 1480 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 205384 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T24 0 41312 0 0
T25 0 27344 0 0
T26 0 144 0 0
T27 0 1256 0 0
T28 0 288 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 28617600 0 0
T1 216 216 0 0
T4 9790 9448 0 0
T5 748 432 0 0
T6 1480 1480 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 205384 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T24 0 41312 0 0
T25 0 27344 0 0
T26 0 144 0 0
T27 0 1256 0 0
T28 0 288 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 633282 0 0
T6 1480 88 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 2605 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T13 23135 0 0 0
T14 62909 0 0 0
T16 14094 0 0 0
T22 0 1081 0 0
T25 0 643 0 0
T27 0 64 0 0
T40 0 2592 0 0
T41 0 160 0 0
T43 0 461 0 0
T47 0 4654 0 0
T48 0 1767 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 633282 0 0
T6 1480 88 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 2605 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T13 23135 0 0 0
T14 62909 0 0 0
T16 14094 0 0 0
T22 0 1081 0 0
T25 0 643 0 0
T27 0 64 0 0
T40 0 2592 0 0
T41 0 160 0 0
T43 0 461 0 0
T47 0 4654 0 0
T48 0 1767 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 633282 0 0
T6 1480 88 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 2605 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T13 23135 0 0 0
T14 62909 0 0 0
T16 14094 0 0 0
T22 0 1081 0 0
T25 0 643 0 0
T27 0 64 0 0
T40 0 2592 0 0
T41 0 160 0 0
T43 0 461 0 0
T47 0 4654 0 0
T48 0 1767 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 633282 0 0
T6 1480 88 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 2605 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T13 23135 0 0 0
T14 62909 0 0 0
T16 14094 0 0 0
T22 0 1081 0 0
T25 0 643 0 0
T27 0 64 0 0
T40 0 2592 0 0
T41 0 160 0 0
T43 0 461 0 0
T47 0 4654 0 0
T48 0 1767 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 28617600 0 0
T1 216 216 0 0
T4 9790 9448 0 0
T5 748 432 0 0
T6 1480 1480 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 205384 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T24 0 41312 0 0
T25 0 27344 0 0
T26 0 144 0 0
T27 0 1256 0 0
T28 0 288 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 633282 0 0
T6 1480 88 0 0
T7 13610 0 0 0
T8 4288 0 0 0
T9 272 0 0 0
T10 208705 2605 0 0
T11 41482 0 0 0
T12 58000 0 0 0
T13 23135 0 0 0
T14 62909 0 0 0
T16 14094 0 0 0
T22 0 1081 0 0
T25 0 643 0 0
T27 0 64 0 0
T40 0 2592 0 0
T41 0 160 0 0
T43 0 461 0 0
T47 0 4654 0 0
T48 0 1767 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T7 T8 T9  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T52 T55 T39  101 1/1 end else if (valid_o && !ready_i) begin Tests: T7 T8 T9  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T52 T55 T39  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T52 T55 T39  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT52,T55,T39

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT52,T55,T39
10CoveredT52,T55,T39

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT7,T8,T9
10Unreachable
11CoveredT52,T55,T39

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTestsExclude Annotation
01Unreachable
10Excluded VC_COV_UNR
11Unreachable

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T52,T55,T39
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T52,T55,T39
0 0 1 Unreachable
0 0 0 Covered T7,T8,T9


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T52,T55,T39
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T52,T55,T39
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 152428106 122477778 0 0
CheckNGreaterZero_A 956 956 0 0
GntImpliesReady_A 152428106 880947 0 0
GntImpliesValid_A 152428106 880947 0 0
GrantKnown_A 152428106 122477778 0 0
IdxKnown_A 152428106 122477778 0 0
IndexIsCorrect_A 152428106 880947 0 0
LockArbDecision_A 152428106 0 0 0
NoReadyValidNoGrant_A 152428106 0 0 0
ReadyAndValidImplyGrant_A 152428106 880947 0 0
ReqAndReadyImplyGrant_A 152428106 880947 0 0
ReqImpliesValid_A 152428106 880947 0 0
ReqStaysHighUntilGranted0_M 152428106 0 0 0
RoundRobin_A 152428106 0 0 0
ValidKnown_A 152428106 122477778 0 0
gen_data_port_assertion.DataFlow_A 152428106 880947 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 122477778 0 0
T7 13610 13610 0 0
T8 4288 4288 0 0
T9 272 64 0 0
T10 208705 0 0 0
T11 41482 40972 0 0
T12 58000 58000 0 0
T13 23135 23135 0 0
T14 62909 62574 0 0
T16 14094 14094 0 0
T18 0 29522 0 0
T19 0 60750 0 0
T24 44248 0 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 956 956 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 880947 0 0
T22 0 1803 0 0
T28 734 0 0 0
T32 0 144 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T41 2440 0 0 0
T42 0 888 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 276 0 0
T48 0 8483 0 0
T49 0 4647 0 0
T52 32784 8 0 0
T53 0 3863 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 880947 0 0
T22 0 1803 0 0
T28 734 0 0 0
T32 0 144 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T41 2440 0 0 0
T42 0 888 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 276 0 0
T48 0 8483 0 0
T49 0 4647 0 0
T52 32784 8 0 0
T53 0 3863 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 122477778 0 0
T7 13610 13610 0 0
T8 4288 4288 0 0
T9 272 64 0 0
T10 208705 0 0 0
T11 41482 40972 0 0
T12 58000 58000 0 0
T13 23135 23135 0 0
T14 62909 62574 0 0
T16 14094 14094 0 0
T18 0 29522 0 0
T19 0 60750 0 0
T24 44248 0 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 122477778 0 0
T7 13610 13610 0 0
T8 4288 4288 0 0
T9 272 64 0 0
T10 208705 0 0 0
T11 41482 40972 0 0
T12 58000 58000 0 0
T13 23135 23135 0 0
T14 62909 62574 0 0
T16 14094 14094 0 0
T18 0 29522 0 0
T19 0 60750 0 0
T24 44248 0 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 880947 0 0
T22 0 1803 0 0
T28 734 0 0 0
T32 0 144 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T41 2440 0 0 0
T42 0 888 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 276 0 0
T48 0 8483 0 0
T49 0 4647 0 0
T52 32784 8 0 0
T53 0 3863 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 880947 0 0
T22 0 1803 0 0
T28 734 0 0 0
T32 0 144 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T41 2440 0 0 0
T42 0 888 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 276 0 0
T48 0 8483 0 0
T49 0 4647 0 0
T52 32784 8 0 0
T53 0 3863 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 880947 0 0
T22 0 1803 0 0
T28 734 0 0 0
T32 0 144 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T41 2440 0 0 0
T42 0 888 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 276 0 0
T48 0 8483 0 0
T49 0 4647 0 0
T52 32784 8 0 0
T53 0 3863 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 880947 0 0
T22 0 1803 0 0
T28 734 0 0 0
T32 0 144 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T41 2440 0 0 0
T42 0 888 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 276 0 0
T48 0 8483 0 0
T49 0 4647 0 0
T52 32784 8 0 0
T53 0 3863 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 122477778 0 0
T7 13610 13610 0 0
T8 4288 4288 0 0
T9 272 64 0 0
T10 208705 0 0 0
T11 41482 40972 0 0
T12 58000 58000 0 0
T13 23135 23135 0 0
T14 62909 62574 0 0
T16 14094 14094 0 0
T18 0 29522 0 0
T19 0 60750 0 0
T24 44248 0 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 152428106 880947 0 0
T22 0 1803 0 0
T28 734 0 0 0
T32 0 144 0 0
T35 21732 0 0 0
T39 814269 11092 0 0
T41 2440 0 0 0
T42 0 888 0 0
T44 38757 0 0 0
T45 23471 0 0 0
T47 0 276 0 0
T48 0 8483 0 0
T49 0 4647 0 0
T52 32784 8 0 0
T53 0 3863 0 0
T55 35250 4 0 0
T63 3888 0 0 0
T67 11973 0 0 0

Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T6 T7 T8  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T6 T7 T8  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T6 T7 T8  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions88100.00
Logical88100.00
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT6,T10,T25

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT6,T10,T25
10CoveredT6,T7,T8

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT6,T7,T8

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTestsExclude Annotation
01Unreachable
10Excluded VC_COV_UNR
11Unreachable

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T6,T10,T25
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T6,T7,T8
0 0 1 Unreachable
0 0 0 Covered T1,T2,T3


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T6,T7,T8
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T6,T7,T8
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 463294267 463204918 0 0
CheckNGreaterZero_A 956 956 0 0
GntImpliesReady_A 463294267 2284830 0 0
GntImpliesValid_A 463294267 2284830 0 0
GrantKnown_A 463294267 463204918 0 0
IdxKnown_A 463294267 463204918 0 0
IndexIsCorrect_A 463294267 2284830 0 0
LockArbDecision_A 463294267 0 0 0
NoReadyValidNoGrant_A 463294267 0 0 0
ReadyAndValidImplyGrant_A 463294267 2284830 0 0
ReqAndReadyImplyGrant_A 463294267 2284830 0 0
ReqImpliesValid_A 463294267 2284830 0 0
ReqStaysHighUntilGranted0_M 463294267 0 0 0
RoundRobin_A 463294267 8 0 956
ValidKnown_A 463294267 463204918 0 0
gen_data_port_assertion.DataFlow_A 463294267 2284830 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 463204918 0 0
T1 1826 1752 0 0
T2 1727 1628 0 0
T3 1571 1489 0 0
T4 4925 4870 0 0
T5 2791 2725 0 0
T6 7293 7233 0 0
T7 10105 10030 0 0
T8 10913 10815 0 0
T9 3730 3646 0 0
T10 83260 83169 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 956 956 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 2284830 0 0
T6 7293 37 0 0
T7 10105 832 0 0
T8 10913 832 0 0
T9 3730 832 0 0
T10 83260 1202 0 0
T11 251431 832 0 0
T12 61473 832 0 0
T13 15612 832 0 0
T14 445458 832 0 0
T15 4263 0 0 0
T16 0 832 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 2284830 0 0
T6 7293 37 0 0
T7 10105 832 0 0
T8 10913 832 0 0
T9 3730 832 0 0
T10 83260 1202 0 0
T11 251431 832 0 0
T12 61473 832 0 0
T13 15612 832 0 0
T14 445458 832 0 0
T15 4263 0 0 0
T16 0 832 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 463204918 0 0
T1 1826 1752 0 0
T2 1727 1628 0 0
T3 1571 1489 0 0
T4 4925 4870 0 0
T5 2791 2725 0 0
T6 7293 7233 0 0
T7 10105 10030 0 0
T8 10913 10815 0 0
T9 3730 3646 0 0
T10 83260 83169 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 463204918 0 0
T1 1826 1752 0 0
T2 1727 1628 0 0
T3 1571 1489 0 0
T4 4925 4870 0 0
T5 2791 2725 0 0
T6 7293 7233 0 0
T7 10105 10030 0 0
T8 10913 10815 0 0
T9 3730 3646 0 0
T10 83260 83169 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 2284830 0 0
T6 7293 37 0 0
T7 10105 832 0 0
T8 10913 832 0 0
T9 3730 832 0 0
T10 83260 1202 0 0
T11 251431 832 0 0
T12 61473 832 0 0
T13 15612 832 0 0
T14 445458 832 0 0
T15 4263 0 0 0
T16 0 832 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 2284830 0 0
T6 7293 37 0 0
T7 10105 832 0 0
T8 10913 832 0 0
T9 3730 832 0 0
T10 83260 1202 0 0
T11 251431 832 0 0
T12 61473 832 0 0
T13 15612 832 0 0
T14 445458 832 0 0
T15 4263 0 0 0
T16 0 832 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 2284830 0 0
T6 7293 37 0 0
T7 10105 832 0 0
T8 10913 832 0 0
T9 3730 832 0 0
T10 83260 1202 0 0
T11 251431 832 0 0
T12 61473 832 0 0
T13 15612 832 0 0
T14 445458 832 0 0
T15 4263 0 0 0
T16 0 832 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 2284830 0 0
T6 7293 37 0 0
T7 10105 832 0 0
T8 10913 832 0 0
T9 3730 832 0 0
T10 83260 1202 0 0
T11 251431 832 0 0
T12 61473 832 0 0
T13 15612 832 0 0
T14 445458 832 0 0
T15 4263 0 0 0
T16 0 832 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 8 0 956
T57 193762 0 0 1
T68 285850 1 0 1
T69 0 1 0 0
T70 0 1 0 0
T71 0 1 0 0
T72 0 1 0 0
T73 0 1 0 0
T74 0 1 0 0
T75 0 1 0 0
T76 100611 0 0 1
T77 339265 0 0 1
T78 922 0 0 1
T79 1884 0 0 1
T80 4353 0 0 1
T81 971 0 0 1
T82 36051 0 0 1
T83 31639 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 463204918 0 0
T1 1826 1752 0 0
T2 1727 1628 0 0
T3 1571 1489 0 0
T4 4925 4870 0 0
T5 2791 2725 0 0
T6 7293 7233 0 0
T7 10105 10030 0 0
T8 10913 10815 0 0
T9 3730 3646 0 0
T10 83260 83169 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 463294267 2284830 0 0
T6 7293 37 0 0
T7 10105 832 0 0
T8 10913 832 0 0
T9 3730 832 0 0
T10 83260 1202 0 0
T11 251431 832 0 0
T12 61473 832 0 0
T13 15612 832 0 0
T14 445458 832 0 0
T15 4263 0 0 0
T16 0 832 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%