Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
26274515 |
0 |
0 |
T1 |
408933 |
20754 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
3878 |
0 |
0 |
T4 |
216694 |
5461 |
0 |
0 |
T5 |
145167 |
41116 |
0 |
0 |
T6 |
109395 |
81934 |
0 |
0 |
T7 |
138598 |
2004 |
0 |
0 |
T8 |
131313 |
49656 |
0 |
0 |
T9 |
21108 |
20043 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T11 |
0 |
34476 |
0 |
0 |
T12 |
0 |
195866 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
142364742 |
0 |
0 |
T1 |
408933 |
228837 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
28880 |
0 |
0 |
T4 |
216694 |
66942 |
0 |
0 |
T5 |
145167 |
683524 |
0 |
0 |
T6 |
109395 |
511557 |
0 |
0 |
T7 |
138598 |
138416 |
0 |
0 |
T8 |
131313 |
131168 |
0 |
0 |
T9 |
21108 |
21108 |
0 |
0 |
T10 |
142818 |
142320 |
0 |
0 |
T11 |
0 |
92466 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
142364742 |
0 |
0 |
T1 |
408933 |
228837 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
28880 |
0 |
0 |
T4 |
216694 |
66942 |
0 |
0 |
T5 |
145167 |
683524 |
0 |
0 |
T6 |
109395 |
511557 |
0 |
0 |
T7 |
138598 |
138416 |
0 |
0 |
T8 |
131313 |
131168 |
0 |
0 |
T9 |
21108 |
21108 |
0 |
0 |
T10 |
142818 |
142320 |
0 |
0 |
T11 |
0 |
92466 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
142364742 |
0 |
0 |
T1 |
408933 |
228837 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
28880 |
0 |
0 |
T4 |
216694 |
66942 |
0 |
0 |
T5 |
145167 |
683524 |
0 |
0 |
T6 |
109395 |
511557 |
0 |
0 |
T7 |
138598 |
138416 |
0 |
0 |
T8 |
131313 |
131168 |
0 |
0 |
T9 |
21108 |
21108 |
0 |
0 |
T10 |
142818 |
142320 |
0 |
0 |
T11 |
0 |
92466 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
26274515 |
0 |
0 |
T1 |
408933 |
20754 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
3878 |
0 |
0 |
T4 |
216694 |
5461 |
0 |
0 |
T5 |
145167 |
41116 |
0 |
0 |
T6 |
109395 |
81934 |
0 |
0 |
T7 |
138598 |
2004 |
0 |
0 |
T8 |
131313 |
49656 |
0 |
0 |
T9 |
21108 |
20043 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T11 |
0 |
34476 |
0 |
0 |
T12 |
0 |
195866 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T3,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T3,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T3,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
27612340 |
0 |
0 |
T1 |
408933 |
21451 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
4128 |
0 |
0 |
T4 |
216694 |
6219 |
0 |
0 |
T5 |
145167 |
42760 |
0 |
0 |
T6 |
109395 |
86232 |
0 |
0 |
T7 |
138598 |
2064 |
0 |
0 |
T8 |
131313 |
51372 |
0 |
0 |
T9 |
21108 |
20836 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T11 |
0 |
36332 |
0 |
0 |
T12 |
0 |
206112 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
142364742 |
0 |
0 |
T1 |
408933 |
228837 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
28880 |
0 |
0 |
T4 |
216694 |
66942 |
0 |
0 |
T5 |
145167 |
683524 |
0 |
0 |
T6 |
109395 |
511557 |
0 |
0 |
T7 |
138598 |
138416 |
0 |
0 |
T8 |
131313 |
131168 |
0 |
0 |
T9 |
21108 |
21108 |
0 |
0 |
T10 |
142818 |
142320 |
0 |
0 |
T11 |
0 |
92466 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
142364742 |
0 |
0 |
T1 |
408933 |
228837 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
28880 |
0 |
0 |
T4 |
216694 |
66942 |
0 |
0 |
T5 |
145167 |
683524 |
0 |
0 |
T6 |
109395 |
511557 |
0 |
0 |
T7 |
138598 |
138416 |
0 |
0 |
T8 |
131313 |
131168 |
0 |
0 |
T9 |
21108 |
21108 |
0 |
0 |
T10 |
142818 |
142320 |
0 |
0 |
T11 |
0 |
92466 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
142364742 |
0 |
0 |
T1 |
408933 |
228837 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
28880 |
0 |
0 |
T4 |
216694 |
66942 |
0 |
0 |
T5 |
145167 |
683524 |
0 |
0 |
T6 |
109395 |
511557 |
0 |
0 |
T7 |
138598 |
138416 |
0 |
0 |
T8 |
131313 |
131168 |
0 |
0 |
T9 |
21108 |
21108 |
0 |
0 |
T10 |
142818 |
142320 |
0 |
0 |
T11 |
0 |
92466 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
27612340 |
0 |
0 |
T1 |
408933 |
21451 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
4128 |
0 |
0 |
T4 |
216694 |
6219 |
0 |
0 |
T5 |
145167 |
42760 |
0 |
0 |
T6 |
109395 |
86232 |
0 |
0 |
T7 |
138598 |
2064 |
0 |
0 |
T8 |
131313 |
51372 |
0 |
0 |
T9 |
21108 |
20836 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T11 |
0 |
36332 |
0 |
0 |
T12 |
0 |
206112 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T4 |
0 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
142364742 |
0 |
0 |
T1 |
408933 |
228837 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
28880 |
0 |
0 |
T4 |
216694 |
66942 |
0 |
0 |
T5 |
145167 |
683524 |
0 |
0 |
T6 |
109395 |
511557 |
0 |
0 |
T7 |
138598 |
138416 |
0 |
0 |
T8 |
131313 |
131168 |
0 |
0 |
T9 |
21108 |
21108 |
0 |
0 |
T10 |
142818 |
142320 |
0 |
0 |
T11 |
0 |
92466 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
142364742 |
0 |
0 |
T1 |
408933 |
228837 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
28880 |
0 |
0 |
T4 |
216694 |
66942 |
0 |
0 |
T5 |
145167 |
683524 |
0 |
0 |
T6 |
109395 |
511557 |
0 |
0 |
T7 |
138598 |
138416 |
0 |
0 |
T8 |
131313 |
131168 |
0 |
0 |
T9 |
21108 |
21108 |
0 |
0 |
T10 |
142818 |
142320 |
0 |
0 |
T11 |
0 |
92466 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
142364742 |
0 |
0 |
T1 |
408933 |
228837 |
0 |
0 |
T2 |
235137 |
0 |
0 |
0 |
T3 |
28880 |
28880 |
0 |
0 |
T4 |
216694 |
66942 |
0 |
0 |
T5 |
145167 |
683524 |
0 |
0 |
T6 |
109395 |
511557 |
0 |
0 |
T7 |
138598 |
138416 |
0 |
0 |
T8 |
131313 |
131168 |
0 |
0 |
T9 |
21108 |
21108 |
0 |
0 |
T10 |
142818 |
142320 |
0 |
0 |
T11 |
0 |
92466 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T2,T4 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T4 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T4 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
9103481 |
0 |
0 |
T1 |
408933 |
48547 |
0 |
0 |
T2 |
235137 |
80252 |
0 |
0 |
T3 |
28880 |
0 |
0 |
0 |
T4 |
216694 |
55507 |
0 |
0 |
T5 |
145167 |
71008 |
0 |
0 |
T6 |
109395 |
69080 |
0 |
0 |
T7 |
138598 |
0 |
0 |
0 |
T8 |
131313 |
0 |
0 |
0 |
T9 |
21108 |
0 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T12 |
0 |
24478 |
0 |
0 |
T13 |
0 |
122526 |
0 |
0 |
T14 |
0 |
48249 |
0 |
0 |
T16 |
0 |
46123 |
0 |
0 |
T35 |
0 |
10808 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
44189021 |
0 |
0 |
T1 |
408933 |
167448 |
0 |
0 |
T2 |
235137 |
227944 |
0 |
0 |
T3 |
28880 |
0 |
0 |
0 |
T4 |
216694 |
142944 |
0 |
0 |
T5 |
145167 |
754832 |
0 |
0 |
T6 |
109395 |
572656 |
0 |
0 |
T7 |
138598 |
0 |
0 |
0 |
T8 |
131313 |
0 |
0 |
0 |
T9 |
21108 |
0 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T12 |
0 |
61152 |
0 |
0 |
T13 |
0 |
332904 |
0 |
0 |
T14 |
0 |
462256 |
0 |
0 |
T15 |
0 |
142384 |
0 |
0 |
T17 |
0 |
48 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
44189021 |
0 |
0 |
T1 |
408933 |
167448 |
0 |
0 |
T2 |
235137 |
227944 |
0 |
0 |
T3 |
28880 |
0 |
0 |
0 |
T4 |
216694 |
142944 |
0 |
0 |
T5 |
145167 |
754832 |
0 |
0 |
T6 |
109395 |
572656 |
0 |
0 |
T7 |
138598 |
0 |
0 |
0 |
T8 |
131313 |
0 |
0 |
0 |
T9 |
21108 |
0 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T12 |
0 |
61152 |
0 |
0 |
T13 |
0 |
332904 |
0 |
0 |
T14 |
0 |
462256 |
0 |
0 |
T15 |
0 |
142384 |
0 |
0 |
T17 |
0 |
48 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
44189021 |
0 |
0 |
T1 |
408933 |
167448 |
0 |
0 |
T2 |
235137 |
227944 |
0 |
0 |
T3 |
28880 |
0 |
0 |
0 |
T4 |
216694 |
142944 |
0 |
0 |
T5 |
145167 |
754832 |
0 |
0 |
T6 |
109395 |
572656 |
0 |
0 |
T7 |
138598 |
0 |
0 |
0 |
T8 |
131313 |
0 |
0 |
0 |
T9 |
21108 |
0 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T12 |
0 |
61152 |
0 |
0 |
T13 |
0 |
332904 |
0 |
0 |
T14 |
0 |
462256 |
0 |
0 |
T15 |
0 |
142384 |
0 |
0 |
T17 |
0 |
48 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
9103481 |
0 |
0 |
T1 |
408933 |
48547 |
0 |
0 |
T2 |
235137 |
80252 |
0 |
0 |
T3 |
28880 |
0 |
0 |
0 |
T4 |
216694 |
55507 |
0 |
0 |
T5 |
145167 |
71008 |
0 |
0 |
T6 |
109395 |
69080 |
0 |
0 |
T7 |
138598 |
0 |
0 |
0 |
T8 |
131313 |
0 |
0 |
0 |
T9 |
21108 |
0 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T12 |
0 |
24478 |
0 |
0 |
T13 |
0 |
122526 |
0 |
0 |
T14 |
0 |
48249 |
0 |
0 |
T16 |
0 |
46123 |
0 |
0 |
T35 |
0 |
10808 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
292573 |
0 |
0 |
T1 |
408933 |
1560 |
0 |
0 |
T2 |
235137 |
2575 |
0 |
0 |
T3 |
28880 |
0 |
0 |
0 |
T4 |
216694 |
1780 |
0 |
0 |
T5 |
145167 |
2279 |
0 |
0 |
T6 |
109395 |
2217 |
0 |
0 |
T7 |
138598 |
0 |
0 |
0 |
T8 |
131313 |
0 |
0 |
0 |
T9 |
21108 |
0 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T12 |
0 |
788 |
0 |
0 |
T13 |
0 |
3936 |
0 |
0 |
T14 |
0 |
1559 |
0 |
0 |
T16 |
0 |
1486 |
0 |
0 |
T35 |
0 |
349 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
44189021 |
0 |
0 |
T1 |
408933 |
167448 |
0 |
0 |
T2 |
235137 |
227944 |
0 |
0 |
T3 |
28880 |
0 |
0 |
0 |
T4 |
216694 |
142944 |
0 |
0 |
T5 |
145167 |
754832 |
0 |
0 |
T6 |
109395 |
572656 |
0 |
0 |
T7 |
138598 |
0 |
0 |
0 |
T8 |
131313 |
0 |
0 |
0 |
T9 |
21108 |
0 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T12 |
0 |
61152 |
0 |
0 |
T13 |
0 |
332904 |
0 |
0 |
T14 |
0 |
462256 |
0 |
0 |
T15 |
0 |
142384 |
0 |
0 |
T17 |
0 |
48 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
44189021 |
0 |
0 |
T1 |
408933 |
167448 |
0 |
0 |
T2 |
235137 |
227944 |
0 |
0 |
T3 |
28880 |
0 |
0 |
0 |
T4 |
216694 |
142944 |
0 |
0 |
T5 |
145167 |
754832 |
0 |
0 |
T6 |
109395 |
572656 |
0 |
0 |
T7 |
138598 |
0 |
0 |
0 |
T8 |
131313 |
0 |
0 |
0 |
T9 |
21108 |
0 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T12 |
0 |
61152 |
0 |
0 |
T13 |
0 |
332904 |
0 |
0 |
T14 |
0 |
462256 |
0 |
0 |
T15 |
0 |
142384 |
0 |
0 |
T17 |
0 |
48 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
44189021 |
0 |
0 |
T1 |
408933 |
167448 |
0 |
0 |
T2 |
235137 |
227944 |
0 |
0 |
T3 |
28880 |
0 |
0 |
0 |
T4 |
216694 |
142944 |
0 |
0 |
T5 |
145167 |
754832 |
0 |
0 |
T6 |
109395 |
572656 |
0 |
0 |
T7 |
138598 |
0 |
0 |
0 |
T8 |
131313 |
0 |
0 |
0 |
T9 |
21108 |
0 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T12 |
0 |
61152 |
0 |
0 |
T13 |
0 |
332904 |
0 |
0 |
T14 |
0 |
462256 |
0 |
0 |
T15 |
0 |
142384 |
0 |
0 |
T17 |
0 |
48 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
188476450 |
292573 |
0 |
0 |
T1 |
408933 |
1560 |
0 |
0 |
T2 |
235137 |
2575 |
0 |
0 |
T3 |
28880 |
0 |
0 |
0 |
T4 |
216694 |
1780 |
0 |
0 |
T5 |
145167 |
2279 |
0 |
0 |
T6 |
109395 |
2217 |
0 |
0 |
T7 |
138598 |
0 |
0 |
0 |
T8 |
131313 |
0 |
0 |
0 |
T9 |
21108 |
0 |
0 |
0 |
T10 |
142818 |
0 |
0 |
0 |
T12 |
0 |
788 |
0 |
0 |
T13 |
0 |
3936 |
0 |
0 |
T14 |
0 |
1559 |
0 |
0 |
T16 |
0 |
1486 |
0 |
0 |
T35 |
0 |
349 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
3672824 |
0 |
0 |
T1 |
812032 |
6656 |
0 |
0 |
T2 |
488123 |
0 |
0 |
0 |
T3 |
22067 |
832 |
0 |
0 |
T4 |
107352 |
2583 |
0 |
0 |
T5 |
429579 |
30771 |
0 |
0 |
T6 |
395696 |
33653 |
0 |
0 |
T7 |
111283 |
832 |
0 |
0 |
T8 |
142192 |
3765 |
0 |
0 |
T9 |
130589 |
832 |
0 |
0 |
T10 |
83133 |
3883 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
3672824 |
0 |
0 |
T1 |
812032 |
6656 |
0 |
0 |
T2 |
488123 |
0 |
0 |
0 |
T3 |
22067 |
832 |
0 |
0 |
T4 |
107352 |
2583 |
0 |
0 |
T5 |
429579 |
30771 |
0 |
0 |
T6 |
395696 |
33653 |
0 |
0 |
T7 |
111283 |
832 |
0 |
0 |
T8 |
142192 |
3765 |
0 |
0 |
T9 |
130589 |
832 |
0 |
0 |
T10 |
83133 |
3883 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
549824 |
0 |
0 |
T1 |
812032 |
1257 |
0 |
0 |
T2 |
488123 |
1177 |
0 |
0 |
T3 |
22067 |
0 |
0 |
0 |
T4 |
107352 |
3112 |
0 |
0 |
T5 |
429579 |
5884 |
0 |
0 |
T6 |
395696 |
6451 |
0 |
0 |
T7 |
111283 |
0 |
0 |
0 |
T8 |
142192 |
0 |
0 |
0 |
T9 |
130589 |
0 |
0 |
0 |
T10 |
83133 |
0 |
0 |
0 |
T12 |
0 |
787 |
0 |
0 |
T13 |
0 |
2585 |
0 |
0 |
T14 |
0 |
1104 |
0 |
0 |
T16 |
0 |
4257 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
566937832 |
0 |
0 |
T1 |
812032 |
811976 |
0 |
0 |
T2 |
488123 |
488033 |
0 |
0 |
T3 |
22067 |
21968 |
0 |
0 |
T4 |
107352 |
107345 |
0 |
0 |
T5 |
429579 |
429481 |
0 |
0 |
T6 |
395696 |
395408 |
0 |
0 |
T7 |
111283 |
111276 |
0 |
0 |
T8 |
142192 |
142121 |
0 |
0 |
T9 |
130589 |
130495 |
0 |
0 |
T10 |
83133 |
83059 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
567023953 |
549824 |
0 |
0 |
T1 |
812032 |
1257 |
0 |
0 |
T2 |
488123 |
1177 |
0 |
0 |
T3 |
22067 |
0 |
0 |
0 |
T4 |
107352 |
3112 |
0 |
0 |
T5 |
429579 |
5884 |
0 |
0 |
T6 |
395696 |
6451 |
0 |
0 |
T7 |
111283 |
0 |
0 |
0 |
T8 |
142192 |
0 |
0 |
0 |
T9 |
130589 |
0 |
0 |
0 |
T10 |
83133 |
0 |
0 |
0 |
T12 |
0 |
787 |
0 |
0 |
T13 |
0 |
2585 |
0 |
0 |
T14 |
0 |
1104 |
0 |
0 |
T16 |
0 |
4257 |
0 |
0 |
T17 |
0 |
1 |
0 |
0 |