dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.18 100.00 72.73 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.63 95.00 76.19 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_readcmd.u_readsram.u_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
95.45 100.00 81.82 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
97.62 100.00 90.48 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
97.77 98.25 100.00 100.00 90.62 100.00 u_readsram


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 100.00 100.00 100.00 100.00


Module Instance : tb.dut.u_upload.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
62.10 85.71 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
59.07 84.62 36.11 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 56.48 84.00 40.00 45.45


Module Instance : tb.dut.u_spi_tpm.u_sram_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
94.32 100.00 77.27 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.23 95.00 78.57 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
95.86 99.65 91.20 91.67 96.77 100.00 u_spi_tpm


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_tlul2sram_egress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
60.67 80.00 31.25 71.43 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.32 82.50 47.22 55.56 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.36 85.00 45.45 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.16 94.03 62.07 70.83 85.71 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
88.09 94.03 75.00 83.33 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73

Go back
Module Instances:
tb.dut.u_readcmd.u_readsram.u_sram_fifo
tb.dut.u_readcmd.u_readsram.u_fifo
tb.dut.u_upload.u_arbiter.u_req_fifo
tb.dut.u_spi_tpm.u_sram_fifo
tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
tb.dut.u_tlul2sram_egress.u_reqfifo
tb.dut.u_tlul2sram_egress.u_sramreqfifo
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalCoveredPercent
Conditions221672.73
Logical221672.73
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10Not Covered
11CoveredT1,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T3,T4
101Not Covered
110Not Covered
111CoveredT1,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T3,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T3,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T3,T4
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T3,T4
0 0 Covered T1,T3,T4


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 188476450 26274515 0 0
DepthKnown_A 188476450 142364742 0 0
RvalidKnown_A 188476450 142364742 0 0
WreadyKnown_A 188476450 142364742 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 188476450 26274515 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 26274515 0 0
T1 408933 20754 0 0
T2 235137 0 0 0
T3 28880 3878 0 0
T4 216694 5461 0 0
T5 145167 41116 0 0
T6 109395 81934 0 0
T7 138598 2004 0 0
T8 131313 49656 0 0
T9 21108 20043 0 0
T10 142818 0 0 0
T11 0 34476 0 0
T12 0 195866 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 142364742 0 0
T1 408933 228837 0 0
T2 235137 0 0 0
T3 28880 28880 0 0
T4 216694 66942 0 0
T5 145167 683524 0 0
T6 109395 511557 0 0
T7 138598 138416 0 0
T8 131313 131168 0 0
T9 21108 21108 0 0
T10 142818 142320 0 0
T11 0 92466 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 142364742 0 0
T1 408933 228837 0 0
T2 235137 0 0 0
T3 28880 28880 0 0
T4 216694 66942 0 0
T5 145167 683524 0 0
T6 109395 511557 0 0
T7 138598 138416 0 0
T8 131313 131168 0 0
T9 21108 21108 0 0
T10 142818 142320 0 0
T11 0 92466 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 142364742 0 0
T1 408933 228837 0 0
T2 235137 0 0 0
T3 28880 28880 0 0
T4 216694 66942 0 0
T5 145167 683524 0 0
T6 109395 511557 0 0
T7 138598 138416 0 0
T8 131313 131168 0 0
T9 21108 21108 0 0
T10 142818 142320 0 0
T11 0 92466 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 26274515 0 0
T1 408933 20754 0 0
T2 235137 0 0 0
T3 28880 3878 0 0
T4 216694 5461 0 0
T5 145167 41116 0 0
T6 109395 81934 0 0
T7 138598 2004 0 0
T8 131313 49656 0 0
T9 21108 20043 0 0
T10 142818 0 0 0
T11 0 34476 0 0
T12 0 195866 0 0

Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalCoveredPercent
Conditions221881.82
Logical221881.82
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10Not Covered
11CoveredT1,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T3,T4
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T3,T4
110Not Covered
111CoveredT1,T3,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T3,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T3,T4
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T3,T4
0 0 Covered T1,T3,T4


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 188476450 27612340 0 0
DepthKnown_A 188476450 142364742 0 0
RvalidKnown_A 188476450 142364742 0 0
WreadyKnown_A 188476450 142364742 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 188476450 27612340 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 27612340 0 0
T1 408933 21451 0 0
T2 235137 0 0 0
T3 28880 4128 0 0
T4 216694 6219 0 0
T5 145167 42760 0 0
T6 109395 86232 0 0
T7 138598 2064 0 0
T8 131313 51372 0 0
T9 21108 20836 0 0
T10 142818 0 0 0
T11 0 36332 0 0
T12 0 206112 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 142364742 0 0
T1 408933 228837 0 0
T2 235137 0 0 0
T3 28880 28880 0 0
T4 216694 66942 0 0
T5 145167 683524 0 0
T6 109395 511557 0 0
T7 138598 138416 0 0
T8 131313 131168 0 0
T9 21108 21108 0 0
T10 142818 142320 0 0
T11 0 92466 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 142364742 0 0
T1 408933 228837 0 0
T2 235137 0 0 0
T3 28880 28880 0 0
T4 216694 66942 0 0
T5 145167 683524 0 0
T6 109395 511557 0 0
T7 138598 138416 0 0
T8 131313 131168 0 0
T9 21108 21108 0 0
T10 142818 142320 0 0
T11 0 92466 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 142364742 0 0
T1 408933 228837 0 0
T2 235137 0 0 0
T3 28880 28880 0 0
T4 216694 66942 0 0
T5 145167 683524 0 0
T6 109395 511557 0 0
T7 138598 138416 0 0
T8 131313 131168 0 0
T9 21108 21108 0 0
T10 142818 142320 0 0
T11 0 92466 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 27612340 0 0
T1 408933 21451 0 0
T2 235137 0 0 0
T3 28880 4128 0 0
T4 216694 6219 0 0
T5 145167 42760 0 0
T6 109395 86232 0 0
T7 138598 2064 0 0
T8 131313 51372 0 0
T9 21108 20836 0 0
T10 142818 0 0 0
T11 0 36332 0 0
T12 0 206112 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL141285.71
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS1232150.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 0 1
MISSING_ELSE
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T3,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T3,T4
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T3,T4
0 0 Covered T1,T3,T4


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 188476450 0 0 0
DepthKnown_A 188476450 142364742 0 0
RvalidKnown_A 188476450 142364742 0 0
WreadyKnown_A 188476450 142364742 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 188476450 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 142364742 0 0
T1 408933 228837 0 0
T2 235137 0 0 0
T3 28880 28880 0 0
T4 216694 66942 0 0
T5 145167 683524 0 0
T6 109395 511557 0 0
T7 138598 138416 0 0
T8 131313 131168 0 0
T9 21108 21108 0 0
T10 142818 142320 0 0
T11 0 92466 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 142364742 0 0
T1 408933 228837 0 0
T2 235137 0 0 0
T3 28880 28880 0 0
T4 216694 66942 0 0
T5 145167 683524 0 0
T6 109395 511557 0 0
T7 138598 138416 0 0
T8 131313 131168 0 0
T9 21108 21108 0 0
T10 142818 142320 0 0
T11 0 92466 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 142364742 0 0
T1 408933 228837 0 0
T2 235137 0 0 0
T3 28880 28880 0 0
T4 216694 66942 0 0
T5 145167 683524 0 0
T6 109395 511557 0 0
T7 138598 138416 0 0
T8 131313 131168 0 0
T9 21108 21108 0 0
T10 142818 142320 0 0
T11 0 92466 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN14011100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
140 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalCoveredPercent
Conditions221777.27
Logical221777.27
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T4
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T4
101CoveredT1,T2,T4
110Not Covered
111CoveredT1,T2,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T4
11CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 130 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T4
0 0 Covered T1,T2,T4


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 188476450 9103481 0 0
DepthKnown_A 188476450 44189021 0 0
RvalidKnown_A 188476450 44189021 0 0
WreadyKnown_A 188476450 44189021 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 188476450 9103481 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 9103481 0 0
T1 408933 48547 0 0
T2 235137 80252 0 0
T3 28880 0 0 0
T4 216694 55507 0 0
T5 145167 71008 0 0
T6 109395 69080 0 0
T7 138598 0 0 0
T8 131313 0 0 0
T9 21108 0 0 0
T10 142818 0 0 0
T12 0 24478 0 0
T13 0 122526 0 0
T14 0 48249 0 0
T16 0 46123 0 0
T35 0 10808 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 44189021 0 0
T1 408933 167448 0 0
T2 235137 227944 0 0
T3 28880 0 0 0
T4 216694 142944 0 0
T5 145167 754832 0 0
T6 109395 572656 0 0
T7 138598 0 0 0
T8 131313 0 0 0
T9 21108 0 0 0
T10 142818 0 0 0
T12 0 61152 0 0
T13 0 332904 0 0
T14 0 462256 0 0
T15 0 142384 0 0
T17 0 48 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 44189021 0 0
T1 408933 167448 0 0
T2 235137 227944 0 0
T3 28880 0 0 0
T4 216694 142944 0 0
T5 145167 754832 0 0
T6 109395 572656 0 0
T7 138598 0 0 0
T8 131313 0 0 0
T9 21108 0 0 0
T10 142818 0 0 0
T12 0 61152 0 0
T13 0 332904 0 0
T14 0 462256 0 0
T15 0 142384 0 0
T17 0 48 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 44189021 0 0
T1 408933 167448 0 0
T2 235137 227944 0 0
T3 28880 0 0 0
T4 216694 142944 0 0
T5 145167 754832 0 0
T6 109395 572656 0 0
T7 138598 0 0 0
T8 131313 0 0 0
T9 21108 0 0 0
T10 142818 0 0 0
T12 0 61152 0 0
T13 0 332904 0 0
T14 0 462256 0 0
T15 0 142384 0 0
T17 0 48 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 9103481 0 0
T1 408933 48547 0 0
T2 235137 80252 0 0
T3 28880 0 0 0
T4 216694 55507 0 0
T5 145167 71008 0 0
T6 109395 69080 0 0
T7 138598 0 0 0
T8 131313 0 0 0
T9 21108 0 0 0
T10 142818 0 0 0
T12 0 24478 0 0
T13 0 122526 0 0
T14 0 48249 0 0
T16 0 46123 0 0
T35 0 10808 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T4

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T4
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T4
0 0 Covered T1,T2,T4


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 188476450 292573 0 0
DepthKnown_A 188476450 44189021 0 0
RvalidKnown_A 188476450 44189021 0 0
WreadyKnown_A 188476450 44189021 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 188476450 292573 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 292573 0 0
T1 408933 1560 0 0
T2 235137 2575 0 0
T3 28880 0 0 0
T4 216694 1780 0 0
T5 145167 2279 0 0
T6 109395 2217 0 0
T7 138598 0 0 0
T8 131313 0 0 0
T9 21108 0 0 0
T10 142818 0 0 0
T12 0 788 0 0
T13 0 3936 0 0
T14 0 1559 0 0
T16 0 1486 0 0
T35 0 349 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 44189021 0 0
T1 408933 167448 0 0
T2 235137 227944 0 0
T3 28880 0 0 0
T4 216694 142944 0 0
T5 145167 754832 0 0
T6 109395 572656 0 0
T7 138598 0 0 0
T8 131313 0 0 0
T9 21108 0 0 0
T10 142818 0 0 0
T12 0 61152 0 0
T13 0 332904 0 0
T14 0 462256 0 0
T15 0 142384 0 0
T17 0 48 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 44189021 0 0
T1 408933 167448 0 0
T2 235137 227944 0 0
T3 28880 0 0 0
T4 216694 142944 0 0
T5 145167 754832 0 0
T6 109395 572656 0 0
T7 138598 0 0 0
T8 131313 0 0 0
T9 21108 0 0 0
T10 142818 0 0 0
T12 0 61152 0 0
T13 0 332904 0 0
T14 0 462256 0 0
T15 0 142384 0 0
T17 0 48 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 44189021 0 0
T1 408933 167448 0 0
T2 235137 227944 0 0
T3 28880 0 0 0
T4 216694 142944 0 0
T5 145167 754832 0 0
T6 109395 572656 0 0
T7 138598 0 0 0
T8 131313 0 0 0
T9 21108 0 0 0
T10 142818 0 0 0
T12 0 61152 0 0
T13 0 332904 0 0
T14 0 462256 0 0
T15 0 142384 0 0
T17 0 48 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 188476450 292573 0 0
T1 408933 1560 0 0
T2 235137 2575 0 0
T3 28880 0 0 0
T4 216694 1780 0 0
T5 145167 2279 0 0
T6 109395 2217 0 0
T7 138598 0 0 0
T8 131313 0 0 0
T9 21108 0 0 0
T10 142818 0 0 0
T12 0 788 0 0
T13 0 3936 0 0
T14 0 1559 0 0
T16 0 1486 0 0
T35 0 349 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T3,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T3,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T3,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT3,T4,T5
110Not Covered
111CoveredT1,T3,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T3,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T3,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T3,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 567023953 3672824 0 0
DepthKnown_A 567023953 566937832 0 0
RvalidKnown_A 567023953 566937832 0 0
WreadyKnown_A 567023953 566937832 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 567023953 3672824 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 3672824 0 0
T1 812032 6656 0 0
T2 488123 0 0 0
T3 22067 832 0 0
T4 107352 2583 0 0
T5 429579 30771 0 0
T6 395696 33653 0 0
T7 111283 832 0 0
T8 142192 3765 0 0
T9 130589 832 0 0
T10 83133 3883 0 0
T11 0 832 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 3672824 0 0
T1 812032 6656 0 0
T2 488123 0 0 0
T3 22067 832 0 0
T4 107352 2583 0 0
T5 429579 30771 0 0
T6 395696 33653 0 0
T7 111283 832 0 0
T8 142192 3765 0 0
T9 130589 832 0 0
T10 83133 3883 0 0
T11 0 832 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL151280.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN133100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
133 0 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalCoveredPercent
Conditions16531.25
Logical16531.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 5 71.43
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 123 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 567023953 0 0 0
DepthKnown_A 567023953 566937832 0 0
RvalidKnown_A 567023953 566937832 0 0
WreadyKnown_A 567023953 566937832 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 567023953 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 567023953 0 0 0
DepthKnown_A 567023953 566937832 0 0
RvalidKnown_A 567023953 566937832 0 0
WreadyKnown_A 567023953 566937832 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 567023953 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT4,T5,T6
110Not Covered
111CoveredT1,T2,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 567023953 549824 0 0
DepthKnown_A 567023953 566937832 0 0
RvalidKnown_A 567023953 566937832 0 0
WreadyKnown_A 567023953 566937832 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 567023953 549824 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 549824 0 0
T1 812032 1257 0 0
T2 488123 1177 0 0
T3 22067 0 0 0
T4 107352 3112 0 0
T5 429579 5884 0 0
T6 395696 6451 0 0
T7 111283 0 0 0
T8 142192 0 0 0
T9 130589 0 0 0
T10 83133 0 0 0
T12 0 787 0 0
T13 0 2585 0 0
T14 0 1104 0 0
T16 0 4257 0 0
T17 0 1 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 566937832 0 0
T1 812032 811976 0 0
T2 488123 488033 0 0
T3 22067 21968 0 0
T4 107352 107345 0 0
T5 429579 429481 0 0
T6 395696 395408 0 0
T7 111283 111276 0 0
T8 142192 142121 0 0
T9 130589 130495 0 0
T10 83133 83059 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 567023953 549824 0 0
T1 812032 1257 0 0
T2 488123 1177 0 0
T3 22067 0 0 0
T4 107352 3112 0 0
T5 429579 5884 0 0
T6 395696 6451 0 0
T7 111283 0 0 0
T8 142192 0 0 0
T9 130589 0 0 0
T10 83133 0 0 0
T12 0 787 0 0
T13 0 2585 0 0
T14 0 1104 0 0
T16 0 4257 0 0
T17 0 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%