Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
4515467 |
0 |
0 |
T1 |
282373 |
20858 |
0 |
0 |
T2 |
184505 |
0 |
0 |
0 |
T4 |
9144 |
466 |
0 |
0 |
T5 |
27463 |
26268 |
0 |
0 |
T6 |
45055 |
30741 |
0 |
0 |
T7 |
46523 |
2734 |
0 |
0 |
T8 |
67408 |
62100 |
0 |
0 |
T9 |
11568 |
132 |
0 |
0 |
T10 |
81049 |
38343 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
T63 |
0 |
22701 |
0 |
0 |
T71 |
0 |
5784 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
23107106 |
0 |
0 |
T1 |
282373 |
282166 |
0 |
0 |
T2 |
184505 |
183824 |
0 |
0 |
T4 |
9144 |
8978 |
0 |
0 |
T5 |
27463 |
27463 |
0 |
0 |
T6 |
45055 |
44784 |
0 |
0 |
T7 |
46523 |
46076 |
0 |
0 |
T8 |
67408 |
67408 |
0 |
0 |
T9 |
11568 |
11568 |
0 |
0 |
T10 |
81049 |
79880 |
0 |
0 |
T11 |
0 |
20640 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
23107106 |
0 |
0 |
T1 |
282373 |
282166 |
0 |
0 |
T2 |
184505 |
183824 |
0 |
0 |
T4 |
9144 |
8978 |
0 |
0 |
T5 |
27463 |
27463 |
0 |
0 |
T6 |
45055 |
44784 |
0 |
0 |
T7 |
46523 |
46076 |
0 |
0 |
T8 |
67408 |
67408 |
0 |
0 |
T9 |
11568 |
11568 |
0 |
0 |
T10 |
81049 |
79880 |
0 |
0 |
T11 |
0 |
20640 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
23107106 |
0 |
0 |
T1 |
282373 |
282166 |
0 |
0 |
T2 |
184505 |
183824 |
0 |
0 |
T4 |
9144 |
8978 |
0 |
0 |
T5 |
27463 |
27463 |
0 |
0 |
T6 |
45055 |
44784 |
0 |
0 |
T7 |
46523 |
46076 |
0 |
0 |
T8 |
67408 |
67408 |
0 |
0 |
T9 |
11568 |
11568 |
0 |
0 |
T10 |
81049 |
79880 |
0 |
0 |
T11 |
0 |
20640 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
4515467 |
0 |
0 |
T1 |
282373 |
20858 |
0 |
0 |
T2 |
184505 |
0 |
0 |
0 |
T4 |
9144 |
466 |
0 |
0 |
T5 |
27463 |
26268 |
0 |
0 |
T6 |
45055 |
30741 |
0 |
0 |
T7 |
46523 |
2734 |
0 |
0 |
T8 |
67408 |
62100 |
0 |
0 |
T9 |
11568 |
132 |
0 |
0 |
T10 |
81049 |
38343 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
T63 |
0 |
22701 |
0 |
0 |
T71 |
0 |
5784 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T4,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T4,T5 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T4,T5 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T4,T5 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T4,T5 |
1 | 0 | Covered | T1,T4,T5 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T4,T5 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
4768733 |
0 |
0 |
T1 |
282373 |
22352 |
0 |
0 |
T2 |
184505 |
0 |
0 |
0 |
T4 |
9144 |
528 |
0 |
0 |
T5 |
27463 |
27183 |
0 |
0 |
T6 |
45055 |
32664 |
0 |
0 |
T7 |
46523 |
2892 |
0 |
0 |
T8 |
67408 |
64096 |
0 |
0 |
T9 |
11568 |
128 |
0 |
0 |
T10 |
81049 |
39616 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
T63 |
0 |
24191 |
0 |
0 |
T71 |
0 |
6160 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
23107106 |
0 |
0 |
T1 |
282373 |
282166 |
0 |
0 |
T2 |
184505 |
183824 |
0 |
0 |
T4 |
9144 |
8978 |
0 |
0 |
T5 |
27463 |
27463 |
0 |
0 |
T6 |
45055 |
44784 |
0 |
0 |
T7 |
46523 |
46076 |
0 |
0 |
T8 |
67408 |
67408 |
0 |
0 |
T9 |
11568 |
11568 |
0 |
0 |
T10 |
81049 |
79880 |
0 |
0 |
T11 |
0 |
20640 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
23107106 |
0 |
0 |
T1 |
282373 |
282166 |
0 |
0 |
T2 |
184505 |
183824 |
0 |
0 |
T4 |
9144 |
8978 |
0 |
0 |
T5 |
27463 |
27463 |
0 |
0 |
T6 |
45055 |
44784 |
0 |
0 |
T7 |
46523 |
46076 |
0 |
0 |
T8 |
67408 |
67408 |
0 |
0 |
T9 |
11568 |
11568 |
0 |
0 |
T10 |
81049 |
79880 |
0 |
0 |
T11 |
0 |
20640 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
23107106 |
0 |
0 |
T1 |
282373 |
282166 |
0 |
0 |
T2 |
184505 |
183824 |
0 |
0 |
T4 |
9144 |
8978 |
0 |
0 |
T5 |
27463 |
27463 |
0 |
0 |
T6 |
45055 |
44784 |
0 |
0 |
T7 |
46523 |
46076 |
0 |
0 |
T8 |
67408 |
67408 |
0 |
0 |
T9 |
11568 |
11568 |
0 |
0 |
T10 |
81049 |
79880 |
0 |
0 |
T11 |
0 |
20640 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
4768733 |
0 |
0 |
T1 |
282373 |
22352 |
0 |
0 |
T2 |
184505 |
0 |
0 |
0 |
T4 |
9144 |
528 |
0 |
0 |
T5 |
27463 |
27183 |
0 |
0 |
T6 |
45055 |
32664 |
0 |
0 |
T7 |
46523 |
2892 |
0 |
0 |
T8 |
67408 |
64096 |
0 |
0 |
T9 |
11568 |
128 |
0 |
0 |
T10 |
81049 |
39616 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
T63 |
0 |
24191 |
0 |
0 |
T71 |
0 |
6160 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T4 |
0 |
0 |
Covered |
T1,T2,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
23107106 |
0 |
0 |
T1 |
282373 |
282166 |
0 |
0 |
T2 |
184505 |
183824 |
0 |
0 |
T4 |
9144 |
8978 |
0 |
0 |
T5 |
27463 |
27463 |
0 |
0 |
T6 |
45055 |
44784 |
0 |
0 |
T7 |
46523 |
46076 |
0 |
0 |
T8 |
67408 |
67408 |
0 |
0 |
T9 |
11568 |
11568 |
0 |
0 |
T10 |
81049 |
79880 |
0 |
0 |
T11 |
0 |
20640 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
23107106 |
0 |
0 |
T1 |
282373 |
282166 |
0 |
0 |
T2 |
184505 |
183824 |
0 |
0 |
T4 |
9144 |
8978 |
0 |
0 |
T5 |
27463 |
27463 |
0 |
0 |
T6 |
45055 |
44784 |
0 |
0 |
T7 |
46523 |
46076 |
0 |
0 |
T8 |
67408 |
67408 |
0 |
0 |
T9 |
11568 |
11568 |
0 |
0 |
T10 |
81049 |
79880 |
0 |
0 |
T11 |
0 |
20640 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
23107106 |
0 |
0 |
T1 |
282373 |
282166 |
0 |
0 |
T2 |
184505 |
183824 |
0 |
0 |
T4 |
9144 |
8978 |
0 |
0 |
T5 |
27463 |
27463 |
0 |
0 |
T6 |
45055 |
44784 |
0 |
0 |
T7 |
46523 |
46076 |
0 |
0 |
T8 |
67408 |
67408 |
0 |
0 |
T9 |
11568 |
11568 |
0 |
0 |
T10 |
81049 |
79880 |
0 |
0 |
T11 |
0 |
20640 |
0 |
0 |
T12 |
95434 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T17,T18 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T17,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T12,T17,T18 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T14,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T14,T15,T16 |
1 | 0 | 1 | Covered | T14,T15,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T14,T15,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T14,T15,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T14,T15,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T14,T15,T16 |
1 | 0 | Covered | T14,T15,T16 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T12,T17,T18 |
0 |
0 |
Covered |
T12,T17,T18 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
2159712 |
0 |
0 |
T14 |
192776 |
54187 |
0 |
0 |
T15 |
0 |
71625 |
0 |
0 |
T16 |
0 |
16938 |
0 |
0 |
T20 |
96008 |
0 |
0 |
0 |
T21 |
8712 |
0 |
0 |
0 |
T29 |
29182 |
0 |
0 |
0 |
T55 |
0 |
145 |
0 |
0 |
T58 |
0 |
2142 |
0 |
0 |
T64 |
0 |
47137 |
0 |
0 |
T65 |
0 |
32336 |
0 |
0 |
T66 |
0 |
3005 |
0 |
0 |
T67 |
0 |
25233 |
0 |
0 |
T68 |
0 |
85872 |
0 |
0 |
T69 |
50726 |
0 |
0 |
0 |
T70 |
6080 |
0 |
0 |
0 |
T71 |
138388 |
0 |
0 |
0 |
T72 |
159625 |
0 |
0 |
0 |
T73 |
10574 |
0 |
0 |
0 |
T74 |
2112 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
13531908 |
0 |
0 |
T11 |
20640 |
0 |
0 |
0 |
T12 |
95434 |
89440 |
0 |
0 |
T14 |
192776 |
189136 |
0 |
0 |
T15 |
0 |
187544 |
0 |
0 |
T16 |
0 |
39976 |
0 |
0 |
T17 |
1879 |
1080 |
0 |
0 |
T18 |
22993 |
21320 |
0 |
0 |
T19 |
2626 |
1296 |
0 |
0 |
T20 |
0 |
89312 |
0 |
0 |
T21 |
0 |
8664 |
0 |
0 |
T22 |
0 |
504 |
0 |
0 |
T38 |
184887 |
0 |
0 |
0 |
T61 |
7988 |
0 |
0 |
0 |
T62 |
39424 |
0 |
0 |
0 |
T63 |
65987 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
13531908 |
0 |
0 |
T11 |
20640 |
0 |
0 |
0 |
T12 |
95434 |
89440 |
0 |
0 |
T14 |
192776 |
189136 |
0 |
0 |
T15 |
0 |
187544 |
0 |
0 |
T16 |
0 |
39976 |
0 |
0 |
T17 |
1879 |
1080 |
0 |
0 |
T18 |
22993 |
21320 |
0 |
0 |
T19 |
2626 |
1296 |
0 |
0 |
T20 |
0 |
89312 |
0 |
0 |
T21 |
0 |
8664 |
0 |
0 |
T22 |
0 |
504 |
0 |
0 |
T38 |
184887 |
0 |
0 |
0 |
T61 |
7988 |
0 |
0 |
0 |
T62 |
39424 |
0 |
0 |
0 |
T63 |
65987 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
13531908 |
0 |
0 |
T11 |
20640 |
0 |
0 |
0 |
T12 |
95434 |
89440 |
0 |
0 |
T14 |
192776 |
189136 |
0 |
0 |
T15 |
0 |
187544 |
0 |
0 |
T16 |
0 |
39976 |
0 |
0 |
T17 |
1879 |
1080 |
0 |
0 |
T18 |
22993 |
21320 |
0 |
0 |
T19 |
2626 |
1296 |
0 |
0 |
T20 |
0 |
89312 |
0 |
0 |
T21 |
0 |
8664 |
0 |
0 |
T22 |
0 |
504 |
0 |
0 |
T38 |
184887 |
0 |
0 |
0 |
T61 |
7988 |
0 |
0 |
0 |
T62 |
39424 |
0 |
0 |
0 |
T63 |
65987 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
2159712 |
0 |
0 |
T14 |
192776 |
54187 |
0 |
0 |
T15 |
0 |
71625 |
0 |
0 |
T16 |
0 |
16938 |
0 |
0 |
T20 |
96008 |
0 |
0 |
0 |
T21 |
8712 |
0 |
0 |
0 |
T29 |
29182 |
0 |
0 |
0 |
T55 |
0 |
145 |
0 |
0 |
T58 |
0 |
2142 |
0 |
0 |
T64 |
0 |
47137 |
0 |
0 |
T65 |
0 |
32336 |
0 |
0 |
T66 |
0 |
3005 |
0 |
0 |
T67 |
0 |
25233 |
0 |
0 |
T68 |
0 |
85872 |
0 |
0 |
T69 |
50726 |
0 |
0 |
0 |
T70 |
6080 |
0 |
0 |
0 |
T71 |
138388 |
0 |
0 |
0 |
T72 |
159625 |
0 |
0 |
0 |
T73 |
10574 |
0 |
0 |
0 |
T74 |
2112 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T12,T17,T18 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T12,T17,T18 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T14,T15,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T12,T17,T18 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T14,T15,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T14,T15,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T14,T15,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T14,T15,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T12,T17,T18 |
0 |
0 |
Covered |
T12,T17,T18 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T14,T15,T16 |
0 |
Covered |
T1,T2,T4 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
69355 |
0 |
0 |
T14 |
192776 |
1740 |
0 |
0 |
T15 |
0 |
2306 |
0 |
0 |
T16 |
0 |
547 |
0 |
0 |
T20 |
96008 |
0 |
0 |
0 |
T21 |
8712 |
0 |
0 |
0 |
T29 |
29182 |
0 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T58 |
0 |
68 |
0 |
0 |
T64 |
0 |
1518 |
0 |
0 |
T65 |
0 |
1044 |
0 |
0 |
T66 |
0 |
96 |
0 |
0 |
T67 |
0 |
809 |
0 |
0 |
T68 |
0 |
2749 |
0 |
0 |
T69 |
50726 |
0 |
0 |
0 |
T70 |
6080 |
0 |
0 |
0 |
T71 |
138388 |
0 |
0 |
0 |
T72 |
159625 |
0 |
0 |
0 |
T73 |
10574 |
0 |
0 |
0 |
T74 |
2112 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
13531908 |
0 |
0 |
T11 |
20640 |
0 |
0 |
0 |
T12 |
95434 |
89440 |
0 |
0 |
T14 |
192776 |
189136 |
0 |
0 |
T15 |
0 |
187544 |
0 |
0 |
T16 |
0 |
39976 |
0 |
0 |
T17 |
1879 |
1080 |
0 |
0 |
T18 |
22993 |
21320 |
0 |
0 |
T19 |
2626 |
1296 |
0 |
0 |
T20 |
0 |
89312 |
0 |
0 |
T21 |
0 |
8664 |
0 |
0 |
T22 |
0 |
504 |
0 |
0 |
T38 |
184887 |
0 |
0 |
0 |
T61 |
7988 |
0 |
0 |
0 |
T62 |
39424 |
0 |
0 |
0 |
T63 |
65987 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
13531908 |
0 |
0 |
T11 |
20640 |
0 |
0 |
0 |
T12 |
95434 |
89440 |
0 |
0 |
T14 |
192776 |
189136 |
0 |
0 |
T15 |
0 |
187544 |
0 |
0 |
T16 |
0 |
39976 |
0 |
0 |
T17 |
1879 |
1080 |
0 |
0 |
T18 |
22993 |
21320 |
0 |
0 |
T19 |
2626 |
1296 |
0 |
0 |
T20 |
0 |
89312 |
0 |
0 |
T21 |
0 |
8664 |
0 |
0 |
T22 |
0 |
504 |
0 |
0 |
T38 |
184887 |
0 |
0 |
0 |
T61 |
7988 |
0 |
0 |
0 |
T62 |
39424 |
0 |
0 |
0 |
T63 |
65987 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
13531908 |
0 |
0 |
T11 |
20640 |
0 |
0 |
0 |
T12 |
95434 |
89440 |
0 |
0 |
T14 |
192776 |
189136 |
0 |
0 |
T15 |
0 |
187544 |
0 |
0 |
T16 |
0 |
39976 |
0 |
0 |
T17 |
1879 |
1080 |
0 |
0 |
T18 |
22993 |
21320 |
0 |
0 |
T19 |
2626 |
1296 |
0 |
0 |
T20 |
0 |
89312 |
0 |
0 |
T21 |
0 |
8664 |
0 |
0 |
T22 |
0 |
504 |
0 |
0 |
T38 |
184887 |
0 |
0 |
0 |
T61 |
7988 |
0 |
0 |
0 |
T62 |
39424 |
0 |
0 |
0 |
T63 |
65987 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
37213250 |
69355 |
0 |
0 |
T14 |
192776 |
1740 |
0 |
0 |
T15 |
0 |
2306 |
0 |
0 |
T16 |
0 |
547 |
0 |
0 |
T20 |
96008 |
0 |
0 |
0 |
T21 |
8712 |
0 |
0 |
0 |
T29 |
29182 |
0 |
0 |
0 |
T55 |
0 |
4 |
0 |
0 |
T58 |
0 |
68 |
0 |
0 |
T64 |
0 |
1518 |
0 |
0 |
T65 |
0 |
1044 |
0 |
0 |
T66 |
0 |
96 |
0 |
0 |
T67 |
0 |
809 |
0 |
0 |
T68 |
0 |
2749 |
0 |
0 |
T69 |
50726 |
0 |
0 |
0 |
T70 |
6080 |
0 |
0 |
0 |
T71 |
138388 |
0 |
0 |
0 |
T72 |
159625 |
0 |
0 |
0 |
T73 |
10574 |
0 |
0 |
0 |
T74 |
2112 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T6,T7,T10 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
466868 |
0 |
0 |
T1 |
76467 |
832 |
0 |
0 |
T2 |
129662 |
832 |
0 |
0 |
T3 |
1206 |
100 |
0 |
0 |
T4 |
5739 |
832 |
0 |
0 |
T5 |
168632 |
832 |
0 |
0 |
T6 |
230869 |
2130 |
0 |
0 |
T7 |
31703 |
832 |
0 |
0 |
T8 |
276727 |
832 |
0 |
0 |
T9 |
95346 |
832 |
0 |
0 |
T10 |
403348 |
1856 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
466868 |
0 |
0 |
T1 |
76467 |
832 |
0 |
0 |
T2 |
129662 |
832 |
0 |
0 |
T3 |
1206 |
100 |
0 |
0 |
T4 |
5739 |
832 |
0 |
0 |
T5 |
168632 |
832 |
0 |
0 |
T6 |
230869 |
2130 |
0 |
0 |
T7 |
31703 |
832 |
0 |
0 |
T8 |
276727 |
832 |
0 |
0 |
T9 |
95346 |
832 |
0 |
0 |
T10 |
403348 |
1856 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T13,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T13,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T16,T64,T65 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T13,T14 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T13,T14 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T13,T14 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T13,T14 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
86010 |
0 |
0 |
T3 |
1206 |
100 |
0 |
0 |
T4 |
5739 |
0 |
0 |
0 |
T5 |
168632 |
0 |
0 |
0 |
T6 |
230869 |
0 |
0 |
0 |
T7 |
31703 |
0 |
0 |
0 |
T8 |
276727 |
0 |
0 |
0 |
T9 |
95346 |
0 |
0 |
0 |
T10 |
403348 |
0 |
0 |
0 |
T12 |
36105 |
0 |
0 |
0 |
T13 |
0 |
100 |
0 |
0 |
T14 |
0 |
687 |
0 |
0 |
T15 |
0 |
1340 |
0 |
0 |
T16 |
0 |
945 |
0 |
0 |
T33 |
1024 |
0 |
0 |
0 |
T39 |
0 |
100 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T58 |
0 |
87 |
0 |
0 |
T64 |
0 |
6067 |
0 |
0 |
T65 |
0 |
563 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
103827949 |
0 |
0 |
T1 |
76467 |
76412 |
0 |
0 |
T2 |
129662 |
129656 |
0 |
0 |
T3 |
1206 |
1141 |
0 |
0 |
T4 |
5739 |
5670 |
0 |
0 |
T5 |
168632 |
168568 |
0 |
0 |
T6 |
230869 |
230783 |
0 |
0 |
T7 |
31703 |
31621 |
0 |
0 |
T8 |
276727 |
276651 |
0 |
0 |
T9 |
95346 |
95292 |
0 |
0 |
T10 |
403348 |
403274 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
103890405 |
86010 |
0 |
0 |
T3 |
1206 |
100 |
0 |
0 |
T4 |
5739 |
0 |
0 |
0 |
T5 |
168632 |
0 |
0 |
0 |
T6 |
230869 |
0 |
0 |
0 |
T7 |
31703 |
0 |
0 |
0 |
T8 |
276727 |
0 |
0 |
0 |
T9 |
95346 |
0 |
0 |
0 |
T10 |
403348 |
0 |
0 |
0 |
T12 |
36105 |
0 |
0 |
0 |
T13 |
0 |
100 |
0 |
0 |
T14 |
0 |
687 |
0 |
0 |
T15 |
0 |
1340 |
0 |
0 |
T16 |
0 |
945 |
0 |
0 |
T33 |
1024 |
0 |
0 |
0 |
T39 |
0 |
100 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T58 |
0 |
87 |
0 |
0 |
T64 |
0 |
6067 |
0 |
0 |
T65 |
0 |
563 |
0 |
0 |