Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T3,T5,T7 |
| 1 | 1 | Covered | T3,T5,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T3,T5,T7 |
| 1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
329209164 |
818 |
0 |
0 |
| T3 |
425202 |
7 |
0 |
0 |
| T4 |
28310 |
0 |
0 |
0 |
| T5 |
1330078 |
24 |
0 |
0 |
| T6 |
615892 |
0 |
0 |
0 |
| T7 |
76088 |
7 |
0 |
0 |
| T8 |
58948 |
0 |
0 |
0 |
| T9 |
41614 |
0 |
0 |
0 |
| T10 |
0 |
5 |
0 |
0 |
| T11 |
0 |
7 |
0 |
0 |
| T12 |
28072 |
0 |
0 |
0 |
| T13 |
55764 |
0 |
0 |
0 |
| T14 |
1714 |
0 |
0 |
0 |
| T56 |
0 |
7 |
0 |
0 |
| T69 |
0 |
7 |
0 |
0 |
| T70 |
0 |
25 |
0 |
0 |
| T98 |
0 |
9 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T159 |
0 |
6 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
115098534 |
818 |
0 |
0 |
| T3 |
50970 |
7 |
0 |
0 |
| T4 |
22806 |
0 |
0 |
0 |
| T5 |
264790 |
24 |
0 |
0 |
| T6 |
101632 |
0 |
0 |
0 |
| T7 |
20268 |
7 |
0 |
0 |
| T8 |
143912 |
0 |
0 |
0 |
| T9 |
106848 |
0 |
0 |
0 |
| T10 |
271278 |
5 |
0 |
0 |
| T11 |
0 |
7 |
0 |
0 |
| T12 |
3288 |
0 |
0 |
0 |
| T13 |
39708 |
0 |
0 |
0 |
| T56 |
0 |
7 |
0 |
0 |
| T69 |
0 |
7 |
0 |
0 |
| T70 |
0 |
25 |
0 |
0 |
| T98 |
0 |
9 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T159 |
0 |
6 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
| Conditions | 8 | 2 | 25.00 |
| Logical | 8 | 2 | 25.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Not Covered | |
| 1 | 0 | Not Covered | |
| 1 | 1 | Not Covered | |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
109736388 |
0 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38366178 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T3,T5,T7 |
| 1 | 1 | Covered | T3,T5,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T3,T5,T7 |
| 1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
109736388 |
319 |
0 |
0 |
| T3 |
212601 |
2 |
0 |
0 |
| T4 |
14155 |
0 |
0 |
0 |
| T5 |
665039 |
12 |
0 |
0 |
| T6 |
307946 |
0 |
0 |
0 |
| T7 |
38044 |
2 |
0 |
0 |
| T8 |
29474 |
0 |
0 |
0 |
| T9 |
20807 |
0 |
0 |
0 |
| T10 |
0 |
3 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
14036 |
0 |
0 |
0 |
| T13 |
27882 |
0 |
0 |
0 |
| T14 |
857 |
0 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T69 |
0 |
2 |
0 |
0 |
| T70 |
0 |
13 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T159 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38366178 |
319 |
0 |
0 |
| T3 |
25485 |
2 |
0 |
0 |
| T4 |
11403 |
0 |
0 |
0 |
| T5 |
132395 |
12 |
0 |
0 |
| T6 |
50816 |
0 |
0 |
0 |
| T7 |
10134 |
2 |
0 |
0 |
| T8 |
71956 |
0 |
0 |
0 |
| T9 |
53424 |
0 |
0 |
0 |
| T10 |
135639 |
3 |
0 |
0 |
| T11 |
0 |
2 |
0 |
0 |
| T12 |
1644 |
0 |
0 |
0 |
| T13 |
19854 |
0 |
0 |
0 |
| T56 |
0 |
2 |
0 |
0 |
| T69 |
0 |
2 |
0 |
0 |
| T70 |
0 |
13 |
0 |
0 |
| T140 |
0 |
10 |
0 |
0 |
| T159 |
0 |
3 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 7 | 7 | 100.00 |
| ALWAYS | 31 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 49 | 0 | 0 | |
| CONT_ASSIGN | 52 | 0 | 0 | |
| ALWAYS | 55 | 0 | 0 | |
| ALWAYS | 89 | 3 | 3 | 100.00 |
| CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 31 |
1 |
1 |
| 32 |
1 |
1 |
| 34 |
1 |
1 |
| 49 |
|
unreachable |
| 52 |
|
unreachable |
| 55 |
|
unreachable |
| 56 |
|
unreachable |
| 58 |
|
unreachable |
| 89 |
1 |
1 |
| 90 |
1 |
1 |
| 92 |
1 |
1 |
| 97 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
| Conditions | 8 | 8 | 100.00 |
| Logical | 8 | 8 | 100.00 |
| Non-Logical | 0 | 0 | |
| Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T3,T4 |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T3,T5,T7 |
| 1 | 1 | Covered | T3,T5,T7 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
| -1- | -2- | Status | Tests |
| 0 | 0 | Covered | T1,T2,T3 |
| 0 | 1 | Covered | T3,T5,T7 |
| 1 | 0 | Covered | T3,T5,T7 |
| 1 | 1 | Covered | T3,T5,T7 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
| Branches |
|
4 |
4 |
100.00 |
| IF |
31 |
2 |
2 |
100.00 |
| IF |
89 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv' or '../src/lowrisc_prim_all_0.1/rtl/prim_pulse_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 31 if ((!rst_src_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T3,T4 |
LineNo. Expression
-1-: 89 if ((!rst_dst_ni))
Branches:
| -1- | Status | Tests |
| 1 |
Covered |
T1,T2,T3 |
| 0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
109736388 |
499 |
0 |
0 |
| T3 |
212601 |
5 |
0 |
0 |
| T4 |
14155 |
0 |
0 |
0 |
| T5 |
665039 |
12 |
0 |
0 |
| T6 |
307946 |
0 |
0 |
0 |
| T7 |
38044 |
5 |
0 |
0 |
| T8 |
29474 |
0 |
0 |
0 |
| T9 |
20807 |
0 |
0 |
0 |
| T10 |
0 |
2 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T12 |
14036 |
0 |
0 |
0 |
| T13 |
27882 |
0 |
0 |
0 |
| T14 |
857 |
0 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T69 |
0 |
5 |
0 |
0 |
| T70 |
0 |
12 |
0 |
0 |
| T98 |
0 |
9 |
0 |
0 |
| T159 |
0 |
3 |
0 |
0 |
SrcPulseCheck_M
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
38366178 |
499 |
0 |
0 |
| T3 |
25485 |
5 |
0 |
0 |
| T4 |
11403 |
0 |
0 |
0 |
| T5 |
132395 |
12 |
0 |
0 |
| T6 |
50816 |
0 |
0 |
0 |
| T7 |
10134 |
5 |
0 |
0 |
| T8 |
71956 |
0 |
0 |
0 |
| T9 |
53424 |
0 |
0 |
0 |
| T10 |
135639 |
2 |
0 |
0 |
| T11 |
0 |
5 |
0 |
0 |
| T12 |
1644 |
0 |
0 |
0 |
| T13 |
19854 |
0 |
0 |
0 |
| T56 |
0 |
5 |
0 |
0 |
| T69 |
0 |
5 |
0 |
0 |
| T70 |
0 |
12 |
0 |
0 |
| T98 |
0 |
9 |
0 |
0 |
| T159 |
0 |
3 |
0 |
0 |