Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Covered | T2,T3,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
19575979 |
0 |
0 |
T2 |
20500 |
19394 |
0 |
0 |
T3 |
232793 |
24640 |
0 |
0 |
T6 |
85535 |
0 |
0 |
0 |
T8 |
958634 |
188721 |
0 |
0 |
T9 |
9107 |
156 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
9958 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
9587 |
0 |
0 |
T14 |
25336 |
26 |
0 |
0 |
T15 |
0 |
8002 |
0 |
0 |
T16 |
0 |
211761 |
0 |
0 |
T36 |
0 |
10232 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
105279968 |
0 |
0 |
T2 |
20500 |
20500 |
0 |
0 |
T3 |
232793 |
232580 |
0 |
0 |
T6 |
85535 |
85040 |
0 |
0 |
T8 |
958634 |
878136 |
0 |
0 |
T9 |
9107 |
9044 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
128610 |
0 |
0 |
T12 |
30840 |
30840 |
0 |
0 |
T13 |
10744 |
10744 |
0 |
0 |
T14 |
25336 |
25336 |
0 |
0 |
T15 |
0 |
15168 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
105279968 |
0 |
0 |
T2 |
20500 |
20500 |
0 |
0 |
T3 |
232793 |
232580 |
0 |
0 |
T6 |
85535 |
85040 |
0 |
0 |
T8 |
958634 |
878136 |
0 |
0 |
T9 |
9107 |
9044 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
128610 |
0 |
0 |
T12 |
30840 |
30840 |
0 |
0 |
T13 |
10744 |
10744 |
0 |
0 |
T14 |
25336 |
25336 |
0 |
0 |
T15 |
0 |
15168 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
105279968 |
0 |
0 |
T2 |
20500 |
20500 |
0 |
0 |
T3 |
232793 |
232580 |
0 |
0 |
T6 |
85535 |
85040 |
0 |
0 |
T8 |
958634 |
878136 |
0 |
0 |
T9 |
9107 |
9044 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
128610 |
0 |
0 |
T12 |
30840 |
30840 |
0 |
0 |
T13 |
10744 |
10744 |
0 |
0 |
T14 |
25336 |
25336 |
0 |
0 |
T15 |
0 |
15168 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
19575979 |
0 |
0 |
T2 |
20500 |
19394 |
0 |
0 |
T3 |
232793 |
24640 |
0 |
0 |
T6 |
85535 |
0 |
0 |
0 |
T8 |
958634 |
188721 |
0 |
0 |
T9 |
9107 |
156 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
9958 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
9587 |
0 |
0 |
T14 |
25336 |
26 |
0 |
0 |
T15 |
0 |
8002 |
0 |
0 |
T16 |
0 |
211761 |
0 |
0 |
T36 |
0 |
10232 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T8 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Covered | T2,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T8 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T8 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T3,T8 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T8 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T8 |
1 | 0 | Covered | T2,T3,T8 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T8 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T8 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
20575580 |
0 |
0 |
T2 |
20500 |
20204 |
0 |
0 |
T3 |
232793 |
26272 |
0 |
0 |
T6 |
85535 |
0 |
0 |
0 |
T8 |
958634 |
198912 |
0 |
0 |
T9 |
9107 |
148 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
10616 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
10480 |
0 |
0 |
T14 |
25336 |
24 |
0 |
0 |
T15 |
0 |
8252 |
0 |
0 |
T16 |
0 |
221851 |
0 |
0 |
T36 |
0 |
11688 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
105279968 |
0 |
0 |
T2 |
20500 |
20500 |
0 |
0 |
T3 |
232793 |
232580 |
0 |
0 |
T6 |
85535 |
85040 |
0 |
0 |
T8 |
958634 |
878136 |
0 |
0 |
T9 |
9107 |
9044 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
128610 |
0 |
0 |
T12 |
30840 |
30840 |
0 |
0 |
T13 |
10744 |
10744 |
0 |
0 |
T14 |
25336 |
25336 |
0 |
0 |
T15 |
0 |
15168 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
105279968 |
0 |
0 |
T2 |
20500 |
20500 |
0 |
0 |
T3 |
232793 |
232580 |
0 |
0 |
T6 |
85535 |
85040 |
0 |
0 |
T8 |
958634 |
878136 |
0 |
0 |
T9 |
9107 |
9044 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
128610 |
0 |
0 |
T12 |
30840 |
30840 |
0 |
0 |
T13 |
10744 |
10744 |
0 |
0 |
T14 |
25336 |
25336 |
0 |
0 |
T15 |
0 |
15168 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
105279968 |
0 |
0 |
T2 |
20500 |
20500 |
0 |
0 |
T3 |
232793 |
232580 |
0 |
0 |
T6 |
85535 |
85040 |
0 |
0 |
T8 |
958634 |
878136 |
0 |
0 |
T9 |
9107 |
9044 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
128610 |
0 |
0 |
T12 |
30840 |
30840 |
0 |
0 |
T13 |
10744 |
10744 |
0 |
0 |
T14 |
25336 |
25336 |
0 |
0 |
T15 |
0 |
15168 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
20575580 |
0 |
0 |
T2 |
20500 |
20204 |
0 |
0 |
T3 |
232793 |
26272 |
0 |
0 |
T6 |
85535 |
0 |
0 |
0 |
T8 |
958634 |
198912 |
0 |
0 |
T9 |
9107 |
148 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
10616 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
10480 |
0 |
0 |
T14 |
25336 |
24 |
0 |
0 |
T15 |
0 |
8252 |
0 |
0 |
T16 |
0 |
221851 |
0 |
0 |
T36 |
0 |
11688 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T6 |
0 |
0 |
Covered |
T2,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
105279968 |
0 |
0 |
T2 |
20500 |
20500 |
0 |
0 |
T3 |
232793 |
232580 |
0 |
0 |
T6 |
85535 |
85040 |
0 |
0 |
T8 |
958634 |
878136 |
0 |
0 |
T9 |
9107 |
9044 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
128610 |
0 |
0 |
T12 |
30840 |
30840 |
0 |
0 |
T13 |
10744 |
10744 |
0 |
0 |
T14 |
25336 |
25336 |
0 |
0 |
T15 |
0 |
15168 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
105279968 |
0 |
0 |
T2 |
20500 |
20500 |
0 |
0 |
T3 |
232793 |
232580 |
0 |
0 |
T6 |
85535 |
85040 |
0 |
0 |
T8 |
958634 |
878136 |
0 |
0 |
T9 |
9107 |
9044 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
128610 |
0 |
0 |
T12 |
30840 |
30840 |
0 |
0 |
T13 |
10744 |
10744 |
0 |
0 |
T14 |
25336 |
25336 |
0 |
0 |
T15 |
0 |
15168 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
105279968 |
0 |
0 |
T2 |
20500 |
20500 |
0 |
0 |
T3 |
232793 |
232580 |
0 |
0 |
T6 |
85535 |
85040 |
0 |
0 |
T8 |
958634 |
878136 |
0 |
0 |
T9 |
9107 |
9044 |
0 |
0 |
T10 |
108693 |
0 |
0 |
0 |
T11 |
128980 |
128610 |
0 |
0 |
T12 |
30840 |
30840 |
0 |
0 |
T13 |
10744 |
10744 |
0 |
0 |
T14 |
25336 |
25336 |
0 |
0 |
T15 |
0 |
15168 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T10,T16 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T8,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T10,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T8,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T10,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T8,T10,T16 |
1 | 0 | 1 | Covered | T8,T10,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T10,T16 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T8,T10,T16 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T8,T10,T16 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T8,T10,T16 |
1 | 0 | Covered | T8,T10,T16 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T10,T16 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T8,T10 |
0 |
0 |
Covered |
T1,T8,T10 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T10,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
6305941 |
0 |
0 |
T8 |
958634 |
26544 |
0 |
0 |
T9 |
9107 |
0 |
0 |
0 |
T10 |
108693 |
32175 |
0 |
0 |
T11 |
128980 |
0 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
0 |
0 |
0 |
T14 |
25336 |
0 |
0 |
0 |
T15 |
15168 |
0 |
0 |
0 |
T16 |
128674 |
60528 |
0 |
0 |
T18 |
0 |
30038 |
0 |
0 |
T21 |
0 |
21766 |
0 |
0 |
T27 |
0 |
56783 |
0 |
0 |
T28 |
0 |
53700 |
0 |
0 |
T36 |
15864 |
0 |
0 |
0 |
T37 |
0 |
35242 |
0 |
0 |
T40 |
0 |
3101 |
0 |
0 |
T41 |
0 |
45564 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
29526771 |
0 |
0 |
T1 |
720 |
720 |
0 |
0 |
T2 |
20500 |
0 |
0 |
0 |
T3 |
232793 |
0 |
0 |
0 |
T6 |
85535 |
0 |
0 |
0 |
T8 |
958634 |
72056 |
0 |
0 |
T9 |
9107 |
0 |
0 |
0 |
T10 |
108693 |
104328 |
0 |
0 |
T11 |
128980 |
0 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
0 |
0 |
0 |
T16 |
0 |
175248 |
0 |
0 |
T18 |
0 |
92568 |
0 |
0 |
T19 |
0 |
44720 |
0 |
0 |
T21 |
0 |
51632 |
0 |
0 |
T27 |
0 |
338880 |
0 |
0 |
T28 |
0 |
121672 |
0 |
0 |
T42 |
0 |
144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
29526771 |
0 |
0 |
T1 |
720 |
720 |
0 |
0 |
T2 |
20500 |
0 |
0 |
0 |
T3 |
232793 |
0 |
0 |
0 |
T6 |
85535 |
0 |
0 |
0 |
T8 |
958634 |
72056 |
0 |
0 |
T9 |
9107 |
0 |
0 |
0 |
T10 |
108693 |
104328 |
0 |
0 |
T11 |
128980 |
0 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
0 |
0 |
0 |
T16 |
0 |
175248 |
0 |
0 |
T18 |
0 |
92568 |
0 |
0 |
T19 |
0 |
44720 |
0 |
0 |
T21 |
0 |
51632 |
0 |
0 |
T27 |
0 |
338880 |
0 |
0 |
T28 |
0 |
121672 |
0 |
0 |
T42 |
0 |
144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
29526771 |
0 |
0 |
T1 |
720 |
720 |
0 |
0 |
T2 |
20500 |
0 |
0 |
0 |
T3 |
232793 |
0 |
0 |
0 |
T6 |
85535 |
0 |
0 |
0 |
T8 |
958634 |
72056 |
0 |
0 |
T9 |
9107 |
0 |
0 |
0 |
T10 |
108693 |
104328 |
0 |
0 |
T11 |
128980 |
0 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
0 |
0 |
0 |
T16 |
0 |
175248 |
0 |
0 |
T18 |
0 |
92568 |
0 |
0 |
T19 |
0 |
44720 |
0 |
0 |
T21 |
0 |
51632 |
0 |
0 |
T27 |
0 |
338880 |
0 |
0 |
T28 |
0 |
121672 |
0 |
0 |
T42 |
0 |
144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
6305941 |
0 |
0 |
T8 |
958634 |
26544 |
0 |
0 |
T9 |
9107 |
0 |
0 |
0 |
T10 |
108693 |
32175 |
0 |
0 |
T11 |
128980 |
0 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
0 |
0 |
0 |
T14 |
25336 |
0 |
0 |
0 |
T15 |
15168 |
0 |
0 |
0 |
T16 |
128674 |
60528 |
0 |
0 |
T18 |
0 |
30038 |
0 |
0 |
T21 |
0 |
21766 |
0 |
0 |
T27 |
0 |
56783 |
0 |
0 |
T28 |
0 |
53700 |
0 |
0 |
T36 |
15864 |
0 |
0 |
0 |
T37 |
0 |
35242 |
0 |
0 |
T40 |
0 |
3101 |
0 |
0 |
T41 |
0 |
45564 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T8,T10 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T8,T10 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T8,T10,T16 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T8,T10 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T10,T16 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T8,T10,T16 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T8,T10,T16 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T8,T10,T16 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T8,T10 |
0 |
0 |
Covered |
T1,T8,T10 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T8,T10,T16 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
202732 |
0 |
0 |
T8 |
958634 |
850 |
0 |
0 |
T9 |
9107 |
0 |
0 |
0 |
T10 |
108693 |
1028 |
0 |
0 |
T11 |
128980 |
0 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
0 |
0 |
0 |
T14 |
25336 |
0 |
0 |
0 |
T15 |
15168 |
0 |
0 |
0 |
T16 |
128674 |
1945 |
0 |
0 |
T18 |
0 |
971 |
0 |
0 |
T21 |
0 |
701 |
0 |
0 |
T27 |
0 |
1817 |
0 |
0 |
T28 |
0 |
1716 |
0 |
0 |
T36 |
15864 |
0 |
0 |
0 |
T37 |
0 |
1133 |
0 |
0 |
T40 |
0 |
100 |
0 |
0 |
T41 |
0 |
1473 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
29526771 |
0 |
0 |
T1 |
720 |
720 |
0 |
0 |
T2 |
20500 |
0 |
0 |
0 |
T3 |
232793 |
0 |
0 |
0 |
T6 |
85535 |
0 |
0 |
0 |
T8 |
958634 |
72056 |
0 |
0 |
T9 |
9107 |
0 |
0 |
0 |
T10 |
108693 |
104328 |
0 |
0 |
T11 |
128980 |
0 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
0 |
0 |
0 |
T16 |
0 |
175248 |
0 |
0 |
T18 |
0 |
92568 |
0 |
0 |
T19 |
0 |
44720 |
0 |
0 |
T21 |
0 |
51632 |
0 |
0 |
T27 |
0 |
338880 |
0 |
0 |
T28 |
0 |
121672 |
0 |
0 |
T42 |
0 |
144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
29526771 |
0 |
0 |
T1 |
720 |
720 |
0 |
0 |
T2 |
20500 |
0 |
0 |
0 |
T3 |
232793 |
0 |
0 |
0 |
T6 |
85535 |
0 |
0 |
0 |
T8 |
958634 |
72056 |
0 |
0 |
T9 |
9107 |
0 |
0 |
0 |
T10 |
108693 |
104328 |
0 |
0 |
T11 |
128980 |
0 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
0 |
0 |
0 |
T16 |
0 |
175248 |
0 |
0 |
T18 |
0 |
92568 |
0 |
0 |
T19 |
0 |
44720 |
0 |
0 |
T21 |
0 |
51632 |
0 |
0 |
T27 |
0 |
338880 |
0 |
0 |
T28 |
0 |
121672 |
0 |
0 |
T42 |
0 |
144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
29526771 |
0 |
0 |
T1 |
720 |
720 |
0 |
0 |
T2 |
20500 |
0 |
0 |
0 |
T3 |
232793 |
0 |
0 |
0 |
T6 |
85535 |
0 |
0 |
0 |
T8 |
958634 |
72056 |
0 |
0 |
T9 |
9107 |
0 |
0 |
0 |
T10 |
108693 |
104328 |
0 |
0 |
T11 |
128980 |
0 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
0 |
0 |
0 |
T16 |
0 |
175248 |
0 |
0 |
T18 |
0 |
92568 |
0 |
0 |
T19 |
0 |
44720 |
0 |
0 |
T21 |
0 |
51632 |
0 |
0 |
T27 |
0 |
338880 |
0 |
0 |
T28 |
0 |
121672 |
0 |
0 |
T42 |
0 |
144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
136149086 |
202732 |
0 |
0 |
T8 |
958634 |
850 |
0 |
0 |
T9 |
9107 |
0 |
0 |
0 |
T10 |
108693 |
1028 |
0 |
0 |
T11 |
128980 |
0 |
0 |
0 |
T12 |
30840 |
0 |
0 |
0 |
T13 |
10744 |
0 |
0 |
0 |
T14 |
25336 |
0 |
0 |
0 |
T15 |
15168 |
0 |
0 |
0 |
T16 |
128674 |
1945 |
0 |
0 |
T18 |
0 |
971 |
0 |
0 |
T21 |
0 |
701 |
0 |
0 |
T27 |
0 |
1817 |
0 |
0 |
T28 |
0 |
1716 |
0 |
0 |
T36 |
15864 |
0 |
0 |
0 |
T37 |
0 |
1133 |
0 |
0 |
T40 |
0 |
100 |
0 |
0 |
T41 |
0 |
1473 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
2952908 |
0 |
0 |
T2 |
72224 |
3654 |
0 |
0 |
T3 |
71951 |
3716 |
0 |
0 |
T4 |
1510 |
0 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
832 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
11648 |
0 |
0 |
T9 |
76550 |
832 |
0 |
0 |
T10 |
431369 |
0 |
0 |
0 |
T11 |
519685 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
2952908 |
0 |
0 |
T2 |
72224 |
3654 |
0 |
0 |
T3 |
71951 |
3716 |
0 |
0 |
T4 |
1510 |
0 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
832 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
11648 |
0 |
0 |
T9 |
76550 |
832 |
0 |
0 |
T10 |
431369 |
0 |
0 |
0 |
T11 |
519685 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 13 | 86.67 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 8 | 33.33 |
Logical | 24 | 8 | 33.33 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Not Covered | |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Not Covered | |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
6 |
66.67 |
TERNARY |
130 |
2 |
1 |
50.00 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T10,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T8,T10 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T8,T10 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T10 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
374896 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
0 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
583 |
0 |
0 |
T9 |
76550 |
0 |
0 |
0 |
T10 |
431369 |
3521 |
0 |
0 |
T11 |
519685 |
0 |
0 |
0 |
T12 |
126568 |
0 |
0 |
0 |
T13 |
46763 |
0 |
0 |
0 |
T14 |
9787 |
0 |
0 |
0 |
T16 |
0 |
5454 |
0 |
0 |
T18 |
0 |
779 |
0 |
0 |
T21 |
0 |
1785 |
0 |
0 |
T25 |
0 |
100 |
0 |
0 |
T26 |
0 |
345 |
0 |
0 |
T27 |
0 |
5205 |
0 |
0 |
T28 |
0 |
3649 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
374896 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
0 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
583 |
0 |
0 |
T9 |
76550 |
0 |
0 |
0 |
T10 |
431369 |
3521 |
0 |
0 |
T11 |
519685 |
0 |
0 |
0 |
T12 |
126568 |
0 |
0 |
0 |
T13 |
46763 |
0 |
0 |
0 |
T14 |
9787 |
0 |
0 |
0 |
T16 |
0 |
5454 |
0 |
0 |
T18 |
0 |
779 |
0 |
0 |
T21 |
0 |
1785 |
0 |
0 |
T25 |
0 |
100 |
0 |
0 |
T26 |
0 |
345 |
0 |
0 |
T27 |
0 |
5205 |
0 |
0 |
T28 |
0 |
3649 |
0 |
0 |