Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 10 | 62.50 |
Logical | 16 | 10 | 62.50 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T8,T10 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T8,T10 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T10 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
154945 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
0 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
583 |
0 |
0 |
T9 |
76550 |
0 |
0 |
0 |
T10 |
431369 |
802 |
0 |
0 |
T11 |
519685 |
0 |
0 |
0 |
T12 |
126568 |
0 |
0 |
0 |
T13 |
46763 |
0 |
0 |
0 |
T14 |
9787 |
0 |
0 |
0 |
T16 |
0 |
1706 |
0 |
0 |
T18 |
0 |
779 |
0 |
0 |
T21 |
0 |
393 |
0 |
0 |
T25 |
0 |
100 |
0 |
0 |
T26 |
0 |
100 |
0 |
0 |
T27 |
0 |
1228 |
0 |
0 |
T28 |
0 |
953 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
154945 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
0 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
583 |
0 |
0 |
T9 |
76550 |
0 |
0 |
0 |
T10 |
431369 |
802 |
0 |
0 |
T11 |
519685 |
0 |
0 |
0 |
T12 |
126568 |
0 |
0 |
0 |
T13 |
46763 |
0 |
0 |
0 |
T14 |
9787 |
0 |
0 |
0 |
T16 |
0 |
1706 |
0 |
0 |
T18 |
0 |
779 |
0 |
0 |
T21 |
0 |
393 |
0 |
0 |
T25 |
0 |
100 |
0 |
0 |
T26 |
0 |
100 |
0 |
0 |
T27 |
0 |
1228 |
0 |
0 |
T28 |
0 |
953 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Total | Covered | Percent |
Conditions | 24 | 18 | 75.00 |
Logical | 24 | 18 | 75.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T16,T21 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T5,T10,T16 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T8,T10 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T10 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T16,T21 |
1 | 0 | Covered | T5,T8,T10 |
1 | 1 | Covered | T1,T2,T3 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T8,T10 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
| Line No. | Total | Covered | Percent |
Branches |
|
9 |
9 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T10 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T8,T10 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T10 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
374896 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
0 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
583 |
0 |
0 |
T9 |
76550 |
0 |
0 |
0 |
T10 |
431369 |
3521 |
0 |
0 |
T11 |
519685 |
0 |
0 |
0 |
T12 |
126568 |
0 |
0 |
0 |
T13 |
46763 |
0 |
0 |
0 |
T14 |
9787 |
0 |
0 |
0 |
T16 |
0 |
5454 |
0 |
0 |
T18 |
0 |
779 |
0 |
0 |
T21 |
0 |
1785 |
0 |
0 |
T25 |
0 |
100 |
0 |
0 |
T26 |
0 |
345 |
0 |
0 |
T27 |
0 |
5205 |
0 |
0 |
T28 |
0 |
3649 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
374896 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
0 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
583 |
0 |
0 |
T9 |
76550 |
0 |
0 |
0 |
T10 |
431369 |
3521 |
0 |
0 |
T11 |
519685 |
0 |
0 |
0 |
T12 |
126568 |
0 |
0 |
0 |
T13 |
46763 |
0 |
0 |
0 |
T14 |
9787 |
0 |
0 |
0 |
T16 |
0 |
5454 |
0 |
0 |
T18 |
0 |
779 |
0 |
0 |
T21 |
0 |
1785 |
0 |
0 |
T25 |
0 |
100 |
0 |
0 |
T26 |
0 |
345 |
0 |
0 |
T27 |
0 |
5205 |
0 |
0 |
T28 |
0 |
3649 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T10 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? 'b0 : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T8,T10 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T8,T10 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T10 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
158395 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
0 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
604 |
0 |
0 |
T9 |
76550 |
0 |
0 |
0 |
T10 |
431369 |
802 |
0 |
0 |
T11 |
519685 |
0 |
0 |
0 |
T12 |
126568 |
0 |
0 |
0 |
T13 |
46763 |
0 |
0 |
0 |
T14 |
9787 |
0 |
0 |
0 |
T16 |
0 |
1752 |
0 |
0 |
T18 |
0 |
793 |
0 |
0 |
T21 |
0 |
399 |
0 |
0 |
T25 |
0 |
100 |
0 |
0 |
T26 |
0 |
100 |
0 |
0 |
T27 |
0 |
1244 |
0 |
0 |
T28 |
0 |
964 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
422783860 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
422866124 |
158395 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
0 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
604 |
0 |
0 |
T9 |
76550 |
0 |
0 |
0 |
T10 |
431369 |
802 |
0 |
0 |
T11 |
519685 |
0 |
0 |
0 |
T12 |
126568 |
0 |
0 |
0 |
T13 |
46763 |
0 |
0 |
0 |
T14 |
9787 |
0 |
0 |
0 |
T16 |
0 |
1752 |
0 |
0 |
T18 |
0 |
793 |
0 |
0 |
T21 |
0 |
399 |
0 |
0 |
T25 |
0 |
100 |
0 |
0 |
T26 |
0 |
100 |
0 |
0 |
T27 |
0 |
1244 |
0 |
0 |
T28 |
0 |
964 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
9320082 |
0 |
0 |
T1 |
2963 |
32 |
0 |
0 |
T2 |
72224 |
3728 |
0 |
0 |
T3 |
71951 |
1001 |
0 |
0 |
T4 |
1510 |
16 |
0 |
0 |
T5 |
2502 |
201 |
0 |
0 |
T6 |
32297 |
2839 |
0 |
0 |
T7 |
1156 |
14 |
0 |
0 |
T8 |
296779 |
62820 |
0 |
0 |
T9 |
76550 |
3940 |
0 |
0 |
T10 |
431369 |
8935 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1101 |
1101 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
16273985 |
0 |
0 |
T1 |
2963 |
127 |
0 |
0 |
T2 |
72224 |
16070 |
0 |
0 |
T3 |
71951 |
4368 |
0 |
0 |
T4 |
1510 |
43 |
0 |
0 |
T5 |
2502 |
201 |
0 |
0 |
T6 |
32297 |
2008 |
0 |
0 |
T7 |
1156 |
12 |
0 |
0 |
T8 |
296779 |
58201 |
0 |
0 |
T9 |
76550 |
3109 |
0 |
0 |
T10 |
431369 |
37782 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1101 |
1101 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
2655862 |
0 |
0 |
T2 |
72224 |
832 |
0 |
0 |
T3 |
71951 |
832 |
0 |
0 |
T4 |
1510 |
0 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
1663 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
15803 |
0 |
0 |
T9 |
76550 |
1663 |
0 |
0 |
T10 |
431369 |
0 |
0 |
0 |
T11 |
519685 |
1663 |
0 |
0 |
T12 |
0 |
1663 |
0 |
0 |
T13 |
0 |
1663 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1101 |
1101 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[0].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
2982795 |
0 |
0 |
T2 |
72224 |
3654 |
0 |
0 |
T3 |
71951 |
3716 |
0 |
0 |
T4 |
1510 |
0 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
832 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
11648 |
0 |
0 |
T9 |
76550 |
832 |
0 |
0 |
T10 |
431369 |
0 |
0 |
0 |
T11 |
519685 |
832 |
0 |
0 |
T12 |
0 |
832 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1101 |
1101 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
164378 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
0 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
583 |
0 |
0 |
T9 |
76550 |
0 |
0 |
0 |
T10 |
431369 |
802 |
0 |
0 |
T11 |
519685 |
0 |
0 |
0 |
T12 |
126568 |
0 |
0 |
0 |
T13 |
46763 |
0 |
0 |
0 |
T14 |
9787 |
0 |
0 |
0 |
T16 |
0 |
1706 |
0 |
0 |
T18 |
0 |
779 |
0 |
0 |
T21 |
0 |
393 |
0 |
0 |
T25 |
0 |
100 |
0 |
0 |
T26 |
0 |
100 |
0 |
0 |
T27 |
0 |
1232 |
0 |
0 |
T28 |
0 |
953 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1101 |
1101 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 4 | 4 | 100.00 |
CONT_ASSIGN | 44 | 1 | 1 | 100.00 |
CONT_ASSIGN | 45 | 1 | 1 | 100.00 |
CONT_ASSIGN | 48 | 1 | 1 | 100.00 |
CONT_ASSIGN | 49 | 1 | 1 | 100.00 |
CONT_ASSIGN | 53 | 0 | 0 | |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
44 |
1 |
1 |
45 |
1 |
1 |
48 |
1 |
1 |
49 |
1 |
1 |
53 |
|
unreachable |
Assert Coverage for Instance : tb.dut.u_reg.u_socket.gen_dfifo[1].fifo_d.rspfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
382431 |
0 |
0 |
T5 |
2502 |
100 |
0 |
0 |
T6 |
32297 |
0 |
0 |
0 |
T7 |
1156 |
0 |
0 |
0 |
T8 |
296779 |
583 |
0 |
0 |
T9 |
76550 |
0 |
0 |
0 |
T10 |
431369 |
3521 |
0 |
0 |
T11 |
519685 |
0 |
0 |
0 |
T12 |
126568 |
0 |
0 |
0 |
T13 |
46763 |
0 |
0 |
0 |
T14 |
9787 |
0 |
0 |
0 |
T16 |
0 |
5454 |
0 |
0 |
T18 |
0 |
779 |
0 |
0 |
T21 |
0 |
1785 |
0 |
0 |
T25 |
0 |
100 |
0 |
0 |
T26 |
0 |
345 |
0 |
0 |
T27 |
0 |
5205 |
0 |
0 |
T28 |
0 |
3649 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
425467587 |
425339400 |
0 |
0 |
T1 |
2963 |
2886 |
0 |
0 |
T2 |
72224 |
72134 |
0 |
0 |
T3 |
71951 |
71896 |
0 |
0 |
T4 |
1510 |
1416 |
0 |
0 |
T5 |
2502 |
2406 |
0 |
0 |
T6 |
32297 |
32211 |
0 |
0 |
T7 |
1156 |
1059 |
0 |
0 |
T8 |
296779 |
296772 |
0 |
0 |
T9 |
76550 |
76489 |
0 |
0 |
T10 |
431369 |
431279 |
0 |
0 |
gen_passthru_fifo.paramCheckPass
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1101 |
1101 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |