Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
19641802 |
0 |
0 |
T3 |
27704 |
4328 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
30 |
0 |
0 |
T6 |
56808 |
7142 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
11875 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
10685 |
0 |
0 |
T14 |
0 |
196539 |
0 |
0 |
T15 |
0 |
8800 |
0 |
0 |
T16 |
0 |
90101 |
0 |
0 |
T25 |
0 |
1996 |
0 |
0 |
T26 |
0 |
56578 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
99288428 |
0 |
0 |
T3 |
27704 |
27704 |
0 |
0 |
T4 |
109298 |
109298 |
0 |
0 |
T5 |
172 |
172 |
0 |
0 |
T6 |
56808 |
56704 |
0 |
0 |
T7 |
5408 |
5408 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
13068 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
15462 |
0 |
0 |
T14 |
0 |
100451 |
0 |
0 |
T15 |
0 |
116524 |
0 |
0 |
T16 |
0 |
601398 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
99288428 |
0 |
0 |
T3 |
27704 |
27704 |
0 |
0 |
T4 |
109298 |
109298 |
0 |
0 |
T5 |
172 |
172 |
0 |
0 |
T6 |
56808 |
56704 |
0 |
0 |
T7 |
5408 |
5408 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
13068 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
15462 |
0 |
0 |
T14 |
0 |
100451 |
0 |
0 |
T15 |
0 |
116524 |
0 |
0 |
T16 |
0 |
601398 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
99288428 |
0 |
0 |
T3 |
27704 |
27704 |
0 |
0 |
T4 |
109298 |
109298 |
0 |
0 |
T5 |
172 |
172 |
0 |
0 |
T6 |
56808 |
56704 |
0 |
0 |
T7 |
5408 |
5408 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
13068 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
15462 |
0 |
0 |
T14 |
0 |
100451 |
0 |
0 |
T15 |
0 |
116524 |
0 |
0 |
T16 |
0 |
601398 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
19641802 |
0 |
0 |
T3 |
27704 |
4328 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
30 |
0 |
0 |
T6 |
56808 |
7142 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
11875 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
10685 |
0 |
0 |
T14 |
0 |
196539 |
0 |
0 |
T15 |
0 |
8800 |
0 |
0 |
T16 |
0 |
90101 |
0 |
0 |
T25 |
0 |
1996 |
0 |
0 |
T26 |
0 |
56578 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T5,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T5,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T5,T6 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T3,T5,T6 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T5,T6 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T5,T6 |
1 | 0 | Covered | T3,T5,T6 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T5,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
20633865 |
0 |
0 |
T3 |
27704 |
4464 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
28 |
0 |
0 |
T6 |
56808 |
8144 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
12772 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
11582 |
0 |
0 |
T14 |
0 |
206668 |
0 |
0 |
T15 |
0 |
10052 |
0 |
0 |
T16 |
0 |
94733 |
0 |
0 |
T25 |
0 |
2056 |
0 |
0 |
T26 |
0 |
59380 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
99288428 |
0 |
0 |
T3 |
27704 |
27704 |
0 |
0 |
T4 |
109298 |
109298 |
0 |
0 |
T5 |
172 |
172 |
0 |
0 |
T6 |
56808 |
56704 |
0 |
0 |
T7 |
5408 |
5408 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
13068 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
15462 |
0 |
0 |
T14 |
0 |
100451 |
0 |
0 |
T15 |
0 |
116524 |
0 |
0 |
T16 |
0 |
601398 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
99288428 |
0 |
0 |
T3 |
27704 |
27704 |
0 |
0 |
T4 |
109298 |
109298 |
0 |
0 |
T5 |
172 |
172 |
0 |
0 |
T6 |
56808 |
56704 |
0 |
0 |
T7 |
5408 |
5408 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
13068 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
15462 |
0 |
0 |
T14 |
0 |
100451 |
0 |
0 |
T15 |
0 |
116524 |
0 |
0 |
T16 |
0 |
601398 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
99288428 |
0 |
0 |
T3 |
27704 |
27704 |
0 |
0 |
T4 |
109298 |
109298 |
0 |
0 |
T5 |
172 |
172 |
0 |
0 |
T6 |
56808 |
56704 |
0 |
0 |
T7 |
5408 |
5408 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
13068 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
15462 |
0 |
0 |
T14 |
0 |
100451 |
0 |
0 |
T15 |
0 |
116524 |
0 |
0 |
T16 |
0 |
601398 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
20633865 |
0 |
0 |
T3 |
27704 |
4464 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
28 |
0 |
0 |
T6 |
56808 |
8144 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
12772 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
11582 |
0 |
0 |
T14 |
0 |
206668 |
0 |
0 |
T15 |
0 |
10052 |
0 |
0 |
T16 |
0 |
94733 |
0 |
0 |
T25 |
0 |
2056 |
0 |
0 |
T26 |
0 |
59380 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T3,T4,T5 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T3,T4,T5 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T3,T4,T5 |
0 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
99288428 |
0 |
0 |
T3 |
27704 |
27704 |
0 |
0 |
T4 |
109298 |
109298 |
0 |
0 |
T5 |
172 |
172 |
0 |
0 |
T6 |
56808 |
56704 |
0 |
0 |
T7 |
5408 |
5408 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
13068 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
15462 |
0 |
0 |
T14 |
0 |
100451 |
0 |
0 |
T15 |
0 |
116524 |
0 |
0 |
T16 |
0 |
601398 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
99288428 |
0 |
0 |
T3 |
27704 |
27704 |
0 |
0 |
T4 |
109298 |
109298 |
0 |
0 |
T5 |
172 |
172 |
0 |
0 |
T6 |
56808 |
56704 |
0 |
0 |
T7 |
5408 |
5408 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
13068 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
15462 |
0 |
0 |
T14 |
0 |
100451 |
0 |
0 |
T15 |
0 |
116524 |
0 |
0 |
T16 |
0 |
601398 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
99288428 |
0 |
0 |
T3 |
27704 |
27704 |
0 |
0 |
T4 |
109298 |
109298 |
0 |
0 |
T5 |
172 |
172 |
0 |
0 |
T6 |
56808 |
56704 |
0 |
0 |
T7 |
5408 |
5408 |
0 |
0 |
T8 |
14116 |
0 |
0 |
0 |
T9 |
13348 |
13068 |
0 |
0 |
T12 |
130903 |
0 |
0 |
0 |
T13 |
15462 |
15462 |
0 |
0 |
T14 |
0 |
100451 |
0 |
0 |
T15 |
0 |
116524 |
0 |
0 |
T16 |
0 |
601398 |
0 |
0 |
T27 |
139106 |
0 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T8,T12 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T8,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T8,T12 |
1 | 0 | 1 | Covered | T2,T8,T12 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T12 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T2,T8,T12 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T8,T12 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T8,T12 |
1 | 0 | Covered | T2,T8,T12 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T8,T12 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T8 |
0 |
0 |
Covered |
T1,T2,T8 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T8,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
5578565 |
0 |
0 |
T2 |
1704 |
835 |
0 |
0 |
T3 |
27704 |
0 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
0 |
0 |
0 |
T6 |
56808 |
0 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
5230 |
0 |
0 |
T9 |
13348 |
0 |
0 |
0 |
T12 |
130903 |
54265 |
0 |
0 |
T13 |
15462 |
0 |
0 |
0 |
T14 |
0 |
61477 |
0 |
0 |
T16 |
0 |
4651 |
0 |
0 |
T26 |
0 |
52386 |
0 |
0 |
T27 |
0 |
54779 |
0 |
0 |
T34 |
0 |
22200 |
0 |
0 |
T51 |
0 |
45805 |
0 |
0 |
T52 |
0 |
1492 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
24411014 |
0 |
0 |
T1 |
1366 |
1008 |
0 |
0 |
T2 |
1704 |
1704 |
0 |
0 |
T3 |
27704 |
0 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
0 |
0 |
0 |
T6 |
56808 |
0 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
13432 |
0 |
0 |
T9 |
13348 |
0 |
0 |
0 |
T12 |
130903 |
124896 |
0 |
0 |
T14 |
0 |
212808 |
0 |
0 |
T16 |
0 |
9768 |
0 |
0 |
T23 |
0 |
43256 |
0 |
0 |
T26 |
0 |
141024 |
0 |
0 |
T27 |
0 |
133208 |
0 |
0 |
T28 |
0 |
94256 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
24411014 |
0 |
0 |
T1 |
1366 |
1008 |
0 |
0 |
T2 |
1704 |
1704 |
0 |
0 |
T3 |
27704 |
0 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
0 |
0 |
0 |
T6 |
56808 |
0 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
13432 |
0 |
0 |
T9 |
13348 |
0 |
0 |
0 |
T12 |
130903 |
124896 |
0 |
0 |
T14 |
0 |
212808 |
0 |
0 |
T16 |
0 |
9768 |
0 |
0 |
T23 |
0 |
43256 |
0 |
0 |
T26 |
0 |
141024 |
0 |
0 |
T27 |
0 |
133208 |
0 |
0 |
T28 |
0 |
94256 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
24411014 |
0 |
0 |
T1 |
1366 |
1008 |
0 |
0 |
T2 |
1704 |
1704 |
0 |
0 |
T3 |
27704 |
0 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
0 |
0 |
0 |
T6 |
56808 |
0 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
13432 |
0 |
0 |
T9 |
13348 |
0 |
0 |
0 |
T12 |
130903 |
124896 |
0 |
0 |
T14 |
0 |
212808 |
0 |
0 |
T16 |
0 |
9768 |
0 |
0 |
T23 |
0 |
43256 |
0 |
0 |
T26 |
0 |
141024 |
0 |
0 |
T27 |
0 |
133208 |
0 |
0 |
T28 |
0 |
94256 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
5578565 |
0 |
0 |
T2 |
1704 |
835 |
0 |
0 |
T3 |
27704 |
0 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
0 |
0 |
0 |
T6 |
56808 |
0 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
5230 |
0 |
0 |
T9 |
13348 |
0 |
0 |
0 |
T12 |
130903 |
54265 |
0 |
0 |
T13 |
15462 |
0 |
0 |
0 |
T14 |
0 |
61477 |
0 |
0 |
T16 |
0 |
4651 |
0 |
0 |
T26 |
0 |
52386 |
0 |
0 |
T27 |
0 |
54779 |
0 |
0 |
T34 |
0 |
22200 |
0 |
0 |
T51 |
0 |
45805 |
0 |
0 |
T52 |
0 |
1492 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T8 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T8 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T8,T12 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T8 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T12 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T8,T12 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T8,T12 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T8,T12 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T8 |
0 |
0 |
Covered |
T1,T2,T8 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T8,T12 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
179384 |
0 |
0 |
T2 |
1704 |
27 |
0 |
0 |
T3 |
27704 |
0 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
0 |
0 |
0 |
T6 |
56808 |
0 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
169 |
0 |
0 |
T9 |
13348 |
0 |
0 |
0 |
T12 |
130903 |
1745 |
0 |
0 |
T13 |
15462 |
0 |
0 |
0 |
T14 |
0 |
1981 |
0 |
0 |
T16 |
0 |
149 |
0 |
0 |
T26 |
0 |
1685 |
0 |
0 |
T27 |
0 |
1762 |
0 |
0 |
T34 |
0 |
716 |
0 |
0 |
T51 |
0 |
1484 |
0 |
0 |
T52 |
0 |
48 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
24411014 |
0 |
0 |
T1 |
1366 |
1008 |
0 |
0 |
T2 |
1704 |
1704 |
0 |
0 |
T3 |
27704 |
0 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
0 |
0 |
0 |
T6 |
56808 |
0 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
13432 |
0 |
0 |
T9 |
13348 |
0 |
0 |
0 |
T12 |
130903 |
124896 |
0 |
0 |
T14 |
0 |
212808 |
0 |
0 |
T16 |
0 |
9768 |
0 |
0 |
T23 |
0 |
43256 |
0 |
0 |
T26 |
0 |
141024 |
0 |
0 |
T27 |
0 |
133208 |
0 |
0 |
T28 |
0 |
94256 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
24411014 |
0 |
0 |
T1 |
1366 |
1008 |
0 |
0 |
T2 |
1704 |
1704 |
0 |
0 |
T3 |
27704 |
0 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
0 |
0 |
0 |
T6 |
56808 |
0 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
13432 |
0 |
0 |
T9 |
13348 |
0 |
0 |
0 |
T12 |
130903 |
124896 |
0 |
0 |
T14 |
0 |
212808 |
0 |
0 |
T16 |
0 |
9768 |
0 |
0 |
T23 |
0 |
43256 |
0 |
0 |
T26 |
0 |
141024 |
0 |
0 |
T27 |
0 |
133208 |
0 |
0 |
T28 |
0 |
94256 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
24411014 |
0 |
0 |
T1 |
1366 |
1008 |
0 |
0 |
T2 |
1704 |
1704 |
0 |
0 |
T3 |
27704 |
0 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
0 |
0 |
0 |
T6 |
56808 |
0 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
13432 |
0 |
0 |
T9 |
13348 |
0 |
0 |
0 |
T12 |
130903 |
124896 |
0 |
0 |
T14 |
0 |
212808 |
0 |
0 |
T16 |
0 |
9768 |
0 |
0 |
T23 |
0 |
43256 |
0 |
0 |
T26 |
0 |
141024 |
0 |
0 |
T27 |
0 |
133208 |
0 |
0 |
T28 |
0 |
94256 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
124908630 |
179384 |
0 |
0 |
T2 |
1704 |
27 |
0 |
0 |
T3 |
27704 |
0 |
0 |
0 |
T4 |
109298 |
0 |
0 |
0 |
T5 |
172 |
0 |
0 |
0 |
T6 |
56808 |
0 |
0 |
0 |
T7 |
5408 |
0 |
0 |
0 |
T8 |
14116 |
169 |
0 |
0 |
T9 |
13348 |
0 |
0 |
0 |
T12 |
130903 |
1745 |
0 |
0 |
T13 |
15462 |
0 |
0 |
0 |
T14 |
0 |
1981 |
0 |
0 |
T16 |
0 |
149 |
0 |
0 |
T26 |
0 |
1685 |
0 |
0 |
T27 |
0 |
1762 |
0 |
0 |
T34 |
0 |
716 |
0 |
0 |
T51 |
0 |
1484 |
0 |
0 |
T52 |
0 |
48 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T3,T4,T5 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T3,T4,T5 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T3,T4,T6 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T3,T4,T5 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T3,T4,T5 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T3,T4,T5 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T3,T4,T5 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
427610160 |
2595711 |
0 |
0 |
T3 |
201097 |
832 |
0 |
0 |
T4 |
658440 |
832 |
0 |
0 |
T5 |
6529 |
832 |
0 |
0 |
T6 |
173930 |
832 |
0 |
0 |
T7 |
5321 |
832 |
0 |
0 |
T8 |
98111 |
0 |
0 |
0 |
T9 |
12289 |
832 |
0 |
0 |
T10 |
1639 |
0 |
0 |
0 |
T11 |
1306 |
0 |
0 |
0 |
T12 |
394207 |
0 |
0 |
0 |
T13 |
0 |
1600 |
0 |
0 |
T14 |
0 |
15808 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T16 |
0 |
7488 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
427610160 |
427525605 |
0 |
0 |
T1 |
4167 |
4092 |
0 |
0 |
T2 |
9648 |
9598 |
0 |
0 |
T3 |
201097 |
201023 |
0 |
0 |
T4 |
658440 |
658383 |
0 |
0 |
T5 |
6529 |
6453 |
0 |
0 |
T6 |
173930 |
173872 |
0 |
0 |
T7 |
5321 |
5266 |
0 |
0 |
T8 |
98111 |
98045 |
0 |
0 |
T9 |
12289 |
12216 |
0 |
0 |
T10 |
1639 |
1561 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
427610160 |
427525605 |
0 |
0 |
T1 |
4167 |
4092 |
0 |
0 |
T2 |
9648 |
9598 |
0 |
0 |
T3 |
201097 |
201023 |
0 |
0 |
T4 |
658440 |
658383 |
0 |
0 |
T5 |
6529 |
6453 |
0 |
0 |
T6 |
173930 |
173872 |
0 |
0 |
T7 |
5321 |
5266 |
0 |
0 |
T8 |
98111 |
98045 |
0 |
0 |
T9 |
12289 |
12216 |
0 |
0 |
T10 |
1639 |
1561 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
427610160 |
427525605 |
0 |
0 |
T1 |
4167 |
4092 |
0 |
0 |
T2 |
9648 |
9598 |
0 |
0 |
T3 |
201097 |
201023 |
0 |
0 |
T4 |
658440 |
658383 |
0 |
0 |
T5 |
6529 |
6453 |
0 |
0 |
T6 |
173930 |
173872 |
0 |
0 |
T7 |
5321 |
5266 |
0 |
0 |
T8 |
98111 |
98045 |
0 |
0 |
T9 |
12289 |
12216 |
0 |
0 |
T10 |
1639 |
1561 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
427610160 |
2595711 |
0 |
0 |
T3 |
201097 |
832 |
0 |
0 |
T4 |
658440 |
832 |
0 |
0 |
T5 |
6529 |
832 |
0 |
0 |
T6 |
173930 |
832 |
0 |
0 |
T7 |
5321 |
832 |
0 |
0 |
T8 |
98111 |
0 |
0 |
0 |
T9 |
12289 |
832 |
0 |
0 |
T10 |
1639 |
0 |
0 |
0 |
T11 |
1306 |
0 |
0 |
0 |
T12 |
394207 |
0 |
0 |
0 |
T13 |
0 |
1600 |
0 |
0 |
T14 |
0 |
15808 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
T16 |
0 |
7488 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
427610160 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
427610160 |
427525605 |
0 |
0 |
T1 |
4167 |
4092 |
0 |
0 |
T2 |
9648 |
9598 |
0 |
0 |
T3 |
201097 |
201023 |
0 |
0 |
T4 |
658440 |
658383 |
0 |
0 |
T5 |
6529 |
6453 |
0 |
0 |
T6 |
173930 |
173872 |
0 |
0 |
T7 |
5321 |
5266 |
0 |
0 |
T8 |
98111 |
98045 |
0 |
0 |
T9 |
12289 |
12216 |
0 |
0 |
T10 |
1639 |
1561 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
427610160 |
427525605 |
0 |
0 |
T1 |
4167 |
4092 |
0 |
0 |
T2 |
9648 |
9598 |
0 |
0 |
T3 |
201097 |
201023 |
0 |
0 |
T4 |
658440 |
658383 |
0 |
0 |
T5 |
6529 |
6453 |
0 |
0 |
T6 |
173930 |
173872 |
0 |
0 |
T7 |
5321 |
5266 |
0 |
0 |
T8 |
98111 |
98045 |
0 |
0 |
T9 |
12289 |
12216 |
0 |
0 |
T10 |
1639 |
1561 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
427610160 |
427525605 |
0 |
0 |
T1 |
4167 |
4092 |
0 |
0 |
T2 |
9648 |
9598 |
0 |
0 |
T3 |
201097 |
201023 |
0 |
0 |
T4 |
658440 |
658383 |
0 |
0 |
T5 |
6529 |
6453 |
0 |
0 |
T6 |
173930 |
173872 |
0 |
0 |
T7 |
5321 |
5266 |
0 |
0 |
T8 |
98111 |
98045 |
0 |
0 |
T9 |
12289 |
12216 |
0 |
0 |
T10 |
1639 |
1561 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
427610160 |
0 |
0 |
0 |