Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
20670468 |
0 |
0 |
T1 |
20886 |
2948 |
0 |
0 |
T3 |
6232 |
0 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
8366 |
0 |
0 |
T7 |
20876 |
19507 |
0 |
0 |
T8 |
264944 |
6669 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
4033 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
92376 |
0 |
0 |
T13 |
0 |
14535 |
0 |
0 |
T14 |
0 |
202965 |
0 |
0 |
T24 |
0 |
17490 |
0 |
0 |
T25 |
0 |
16237 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
114154451 |
0 |
0 |
T1 |
20886 |
20408 |
0 |
0 |
T3 |
6232 |
6232 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
18094 |
0 |
0 |
T7 |
20876 |
20670 |
0 |
0 |
T8 |
264944 |
51694 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
49047 |
0 |
0 |
T11 |
142 |
142 |
0 |
0 |
T12 |
483472 |
482359 |
0 |
0 |
T13 |
0 |
15279 |
0 |
0 |
T14 |
0 |
759858 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
114154451 |
0 |
0 |
T1 |
20886 |
20408 |
0 |
0 |
T3 |
6232 |
6232 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
18094 |
0 |
0 |
T7 |
20876 |
20670 |
0 |
0 |
T8 |
264944 |
51694 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
49047 |
0 |
0 |
T11 |
142 |
142 |
0 |
0 |
T12 |
483472 |
482359 |
0 |
0 |
T13 |
0 |
15279 |
0 |
0 |
T14 |
0 |
759858 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
114154451 |
0 |
0 |
T1 |
20886 |
20408 |
0 |
0 |
T3 |
6232 |
6232 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
18094 |
0 |
0 |
T7 |
20876 |
20670 |
0 |
0 |
T8 |
264944 |
51694 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
49047 |
0 |
0 |
T11 |
142 |
142 |
0 |
0 |
T12 |
483472 |
482359 |
0 |
0 |
T13 |
0 |
15279 |
0 |
0 |
T14 |
0 |
759858 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
20670468 |
0 |
0 |
T1 |
20886 |
2948 |
0 |
0 |
T3 |
6232 |
0 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
8366 |
0 |
0 |
T7 |
20876 |
19507 |
0 |
0 |
T8 |
264944 |
6669 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
4033 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
92376 |
0 |
0 |
T13 |
0 |
14535 |
0 |
0 |
T14 |
0 |
202965 |
0 |
0 |
T24 |
0 |
17490 |
0 |
0 |
T25 |
0 |
16237 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Covered | T1,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T1,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T6,T7 |
1 | 0 | Covered | T1,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T6,T7 |
0 |
Covered |
T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
21720887 |
0 |
0 |
T1 |
20886 |
3128 |
0 |
0 |
T3 |
6232 |
0 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
8918 |
0 |
0 |
T7 |
20876 |
20382 |
0 |
0 |
T8 |
264944 |
7171 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
4158 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
97998 |
0 |
0 |
T13 |
0 |
15127 |
0 |
0 |
T14 |
0 |
215026 |
0 |
0 |
T24 |
0 |
18366 |
0 |
0 |
T25 |
0 |
16871 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
114154451 |
0 |
0 |
T1 |
20886 |
20408 |
0 |
0 |
T3 |
6232 |
6232 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
18094 |
0 |
0 |
T7 |
20876 |
20670 |
0 |
0 |
T8 |
264944 |
51694 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
49047 |
0 |
0 |
T11 |
142 |
142 |
0 |
0 |
T12 |
483472 |
482359 |
0 |
0 |
T13 |
0 |
15279 |
0 |
0 |
T14 |
0 |
759858 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
114154451 |
0 |
0 |
T1 |
20886 |
20408 |
0 |
0 |
T3 |
6232 |
6232 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
18094 |
0 |
0 |
T7 |
20876 |
20670 |
0 |
0 |
T8 |
264944 |
51694 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
49047 |
0 |
0 |
T11 |
142 |
142 |
0 |
0 |
T12 |
483472 |
482359 |
0 |
0 |
T13 |
0 |
15279 |
0 |
0 |
T14 |
0 |
759858 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
114154451 |
0 |
0 |
T1 |
20886 |
20408 |
0 |
0 |
T3 |
6232 |
6232 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
18094 |
0 |
0 |
T7 |
20876 |
20670 |
0 |
0 |
T8 |
264944 |
51694 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
49047 |
0 |
0 |
T11 |
142 |
142 |
0 |
0 |
T12 |
483472 |
482359 |
0 |
0 |
T13 |
0 |
15279 |
0 |
0 |
T14 |
0 |
759858 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
21720887 |
0 |
0 |
T1 |
20886 |
3128 |
0 |
0 |
T3 |
6232 |
0 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
8918 |
0 |
0 |
T7 |
20876 |
20382 |
0 |
0 |
T8 |
264944 |
7171 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
4158 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
97998 |
0 |
0 |
T13 |
0 |
15127 |
0 |
0 |
T14 |
0 |
215026 |
0 |
0 |
T24 |
0 |
18366 |
0 |
0 |
T25 |
0 |
16871 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T3,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T3,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T3,T6 |
0 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
114154451 |
0 |
0 |
T1 |
20886 |
20408 |
0 |
0 |
T3 |
6232 |
6232 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
18094 |
0 |
0 |
T7 |
20876 |
20670 |
0 |
0 |
T8 |
264944 |
51694 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
49047 |
0 |
0 |
T11 |
142 |
142 |
0 |
0 |
T12 |
483472 |
482359 |
0 |
0 |
T13 |
0 |
15279 |
0 |
0 |
T14 |
0 |
759858 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
114154451 |
0 |
0 |
T1 |
20886 |
20408 |
0 |
0 |
T3 |
6232 |
6232 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
18094 |
0 |
0 |
T7 |
20876 |
20670 |
0 |
0 |
T8 |
264944 |
51694 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
49047 |
0 |
0 |
T11 |
142 |
142 |
0 |
0 |
T12 |
483472 |
482359 |
0 |
0 |
T13 |
0 |
15279 |
0 |
0 |
T14 |
0 |
759858 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
114154451 |
0 |
0 |
T1 |
20886 |
20408 |
0 |
0 |
T3 |
6232 |
6232 |
0 |
0 |
T5 |
124055 |
0 |
0 |
0 |
T6 |
18094 |
18094 |
0 |
0 |
T7 |
20876 |
20670 |
0 |
0 |
T8 |
264944 |
51694 |
0 |
0 |
T9 |
231924 |
0 |
0 |
0 |
T10 |
49404 |
49047 |
0 |
0 |
T11 |
142 |
142 |
0 |
0 |
T12 |
483472 |
482359 |
0 |
0 |
T13 |
0 |
15279 |
0 |
0 |
T14 |
0 |
759858 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T9 |
1 | 0 | 1 | Covered | T5,T8,T9 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T8,T9 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T9 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Covered | T5,T8,T9 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T8,T9 |
0 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
5947616 |
0 |
0 |
T5 |
124055 |
49110 |
0 |
0 |
T6 |
18094 |
0 |
0 |
0 |
T7 |
20876 |
0 |
0 |
0 |
T8 |
264944 |
19358 |
0 |
0 |
T9 |
231924 |
49437 |
0 |
0 |
T10 |
49404 |
0 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
0 |
0 |
0 |
T13 |
15279 |
0 |
0 |
0 |
T14 |
762317 |
0 |
0 |
0 |
T15 |
0 |
29660 |
0 |
0 |
T28 |
0 |
50441 |
0 |
0 |
T29 |
0 |
45282 |
0 |
0 |
T30 |
0 |
580 |
0 |
0 |
T31 |
0 |
9895 |
0 |
0 |
T46 |
0 |
37141 |
0 |
0 |
T48 |
0 |
25104 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
29353223 |
0 |
0 |
T5 |
124055 |
118328 |
0 |
0 |
T6 |
18094 |
0 |
0 |
0 |
T7 |
20876 |
0 |
0 |
0 |
T8 |
264944 |
211424 |
0 |
0 |
T9 |
231924 |
224640 |
0 |
0 |
T10 |
49404 |
0 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
0 |
0 |
0 |
T13 |
15279 |
0 |
0 |
0 |
T14 |
762317 |
0 |
0 |
0 |
T27 |
0 |
63344 |
0 |
0 |
T28 |
0 |
408528 |
0 |
0 |
T29 |
0 |
340248 |
0 |
0 |
T30 |
0 |
1984 |
0 |
0 |
T31 |
0 |
84552 |
0 |
0 |
T32 |
0 |
216 |
0 |
0 |
T33 |
0 |
144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
29353223 |
0 |
0 |
T5 |
124055 |
118328 |
0 |
0 |
T6 |
18094 |
0 |
0 |
0 |
T7 |
20876 |
0 |
0 |
0 |
T8 |
264944 |
211424 |
0 |
0 |
T9 |
231924 |
224640 |
0 |
0 |
T10 |
49404 |
0 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
0 |
0 |
0 |
T13 |
15279 |
0 |
0 |
0 |
T14 |
762317 |
0 |
0 |
0 |
T27 |
0 |
63344 |
0 |
0 |
T28 |
0 |
408528 |
0 |
0 |
T29 |
0 |
340248 |
0 |
0 |
T30 |
0 |
1984 |
0 |
0 |
T31 |
0 |
84552 |
0 |
0 |
T32 |
0 |
216 |
0 |
0 |
T33 |
0 |
144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
29353223 |
0 |
0 |
T5 |
124055 |
118328 |
0 |
0 |
T6 |
18094 |
0 |
0 |
0 |
T7 |
20876 |
0 |
0 |
0 |
T8 |
264944 |
211424 |
0 |
0 |
T9 |
231924 |
224640 |
0 |
0 |
T10 |
49404 |
0 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
0 |
0 |
0 |
T13 |
15279 |
0 |
0 |
0 |
T14 |
762317 |
0 |
0 |
0 |
T27 |
0 |
63344 |
0 |
0 |
T28 |
0 |
408528 |
0 |
0 |
T29 |
0 |
340248 |
0 |
0 |
T30 |
0 |
1984 |
0 |
0 |
T31 |
0 |
84552 |
0 |
0 |
T32 |
0 |
216 |
0 |
0 |
T33 |
0 |
144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
5947616 |
0 |
0 |
T5 |
124055 |
49110 |
0 |
0 |
T6 |
18094 |
0 |
0 |
0 |
T7 |
20876 |
0 |
0 |
0 |
T8 |
264944 |
19358 |
0 |
0 |
T9 |
231924 |
49437 |
0 |
0 |
T10 |
49404 |
0 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
0 |
0 |
0 |
T13 |
15279 |
0 |
0 |
0 |
T14 |
762317 |
0 |
0 |
0 |
T15 |
0 |
29660 |
0 |
0 |
T28 |
0 |
50441 |
0 |
0 |
T29 |
0 |
45282 |
0 |
0 |
T30 |
0 |
580 |
0 |
0 |
T31 |
0 |
9895 |
0 |
0 |
T46 |
0 |
37141 |
0 |
0 |
T48 |
0 |
25104 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T8,T9 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T8,T9 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T8,T9 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T8,T9 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T8,T9 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T8,T9 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T8,T9 |
0 |
0 |
Covered |
T5,T8,T9 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T8,T9 |
0 |
Covered |
T1,T3,T5 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
191174 |
0 |
0 |
T5 |
124055 |
1577 |
0 |
0 |
T6 |
18094 |
0 |
0 |
0 |
T7 |
20876 |
0 |
0 |
0 |
T8 |
264944 |
623 |
0 |
0 |
T9 |
231924 |
1585 |
0 |
0 |
T10 |
49404 |
0 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
0 |
0 |
0 |
T13 |
15279 |
0 |
0 |
0 |
T14 |
762317 |
0 |
0 |
0 |
T15 |
0 |
955 |
0 |
0 |
T28 |
0 |
1618 |
0 |
0 |
T29 |
0 |
1449 |
0 |
0 |
T30 |
0 |
19 |
0 |
0 |
T31 |
0 |
319 |
0 |
0 |
T46 |
0 |
1191 |
0 |
0 |
T48 |
0 |
812 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
29353223 |
0 |
0 |
T5 |
124055 |
118328 |
0 |
0 |
T6 |
18094 |
0 |
0 |
0 |
T7 |
20876 |
0 |
0 |
0 |
T8 |
264944 |
211424 |
0 |
0 |
T9 |
231924 |
224640 |
0 |
0 |
T10 |
49404 |
0 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
0 |
0 |
0 |
T13 |
15279 |
0 |
0 |
0 |
T14 |
762317 |
0 |
0 |
0 |
T27 |
0 |
63344 |
0 |
0 |
T28 |
0 |
408528 |
0 |
0 |
T29 |
0 |
340248 |
0 |
0 |
T30 |
0 |
1984 |
0 |
0 |
T31 |
0 |
84552 |
0 |
0 |
T32 |
0 |
216 |
0 |
0 |
T33 |
0 |
144 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
29353223 |
0 |
0 |
T5 |
124055 |
118328 |
0 |
0 |
T6 |
18094 |
0 |
0 |
0 |
T7 |
20876 |
0 |
0 |
0 |
T8 |
264944 |
211424 |
0 |
0 |
T9 |
231924 |
224640 |
0 |
0 |
T10 |
49404 |
0 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
0 |
0 |
0 |
T13 |
15279 |
0 |
0 |
0 |
T14 |
762317 |
0 |
0 |
0 |
T27 |
0 |
63344 |
0 |
0 |
T28 |
0 |
408528 |
0 |
0 |
T29 |
0 |
340248 |
0 |
0 |
T30 |
0 |
1984 |
0 |
0 |
T31 |
0 |
84552 |
0 |
0 |
T32 |
0 |
216 |
0 |
0 |
T33 |
0 |
144 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
29353223 |
0 |
0 |
T5 |
124055 |
118328 |
0 |
0 |
T6 |
18094 |
0 |
0 |
0 |
T7 |
20876 |
0 |
0 |
0 |
T8 |
264944 |
211424 |
0 |
0 |
T9 |
231924 |
224640 |
0 |
0 |
T10 |
49404 |
0 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
0 |
0 |
0 |
T13 |
15279 |
0 |
0 |
0 |
T14 |
762317 |
0 |
0 |
0 |
T27 |
0 |
63344 |
0 |
0 |
T28 |
0 |
408528 |
0 |
0 |
T29 |
0 |
340248 |
0 |
0 |
T30 |
0 |
1984 |
0 |
0 |
T31 |
0 |
84552 |
0 |
0 |
T32 |
0 |
216 |
0 |
0 |
T33 |
0 |
144 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
144838004 |
191174 |
0 |
0 |
T5 |
124055 |
1577 |
0 |
0 |
T6 |
18094 |
0 |
0 |
0 |
T7 |
20876 |
0 |
0 |
0 |
T8 |
264944 |
623 |
0 |
0 |
T9 |
231924 |
1585 |
0 |
0 |
T10 |
49404 |
0 |
0 |
0 |
T11 |
142 |
0 |
0 |
0 |
T12 |
483472 |
0 |
0 |
0 |
T13 |
15279 |
0 |
0 |
0 |
T14 |
762317 |
0 |
0 |
0 |
T15 |
0 |
955 |
0 |
0 |
T28 |
0 |
1618 |
0 |
0 |
T29 |
0 |
1449 |
0 |
0 |
T30 |
0 |
19 |
0 |
0 |
T31 |
0 |
319 |
0 |
0 |
T46 |
0 |
1191 |
0 |
0 |
T48 |
0 |
812 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T3,T6 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T1,T3,T6 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T1,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T1,T3,T6 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T1,T3,T6 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T3,T6 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T3,T6 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429743719 |
3183665 |
0 |
0 |
T1 |
24204 |
832 |
0 |
0 |
T2 |
1634 |
0 |
0 |
0 |
T3 |
21890 |
832 |
0 |
0 |
T4 |
1203 |
0 |
0 |
0 |
T5 |
389446 |
0 |
0 |
0 |
T6 |
130284 |
1095 |
0 |
0 |
T7 |
9424 |
834 |
0 |
0 |
T8 |
103372 |
837 |
0 |
0 |
T9 |
269614 |
0 |
0 |
0 |
T10 |
300554 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
7834 |
0 |
0 |
T13 |
0 |
4402 |
0 |
0 |
T14 |
0 |
8320 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429743719 |
429657606 |
0 |
0 |
T1 |
24204 |
24153 |
0 |
0 |
T2 |
1634 |
1535 |
0 |
0 |
T3 |
21890 |
21816 |
0 |
0 |
T4 |
1203 |
1134 |
0 |
0 |
T5 |
389446 |
389392 |
0 |
0 |
T6 |
130284 |
130189 |
0 |
0 |
T7 |
9424 |
9327 |
0 |
0 |
T8 |
103372 |
102886 |
0 |
0 |
T9 |
269614 |
269515 |
0 |
0 |
T10 |
300554 |
300493 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429743719 |
429657606 |
0 |
0 |
T1 |
24204 |
24153 |
0 |
0 |
T2 |
1634 |
1535 |
0 |
0 |
T3 |
21890 |
21816 |
0 |
0 |
T4 |
1203 |
1134 |
0 |
0 |
T5 |
389446 |
389392 |
0 |
0 |
T6 |
130284 |
130189 |
0 |
0 |
T7 |
9424 |
9327 |
0 |
0 |
T8 |
103372 |
102886 |
0 |
0 |
T9 |
269614 |
269515 |
0 |
0 |
T10 |
300554 |
300493 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429743719 |
429657606 |
0 |
0 |
T1 |
24204 |
24153 |
0 |
0 |
T2 |
1634 |
1535 |
0 |
0 |
T3 |
21890 |
21816 |
0 |
0 |
T4 |
1203 |
1134 |
0 |
0 |
T5 |
389446 |
389392 |
0 |
0 |
T6 |
130284 |
130189 |
0 |
0 |
T7 |
9424 |
9327 |
0 |
0 |
T8 |
103372 |
102886 |
0 |
0 |
T9 |
269614 |
269515 |
0 |
0 |
T10 |
300554 |
300493 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429743719 |
3183665 |
0 |
0 |
T1 |
24204 |
832 |
0 |
0 |
T2 |
1634 |
0 |
0 |
0 |
T3 |
21890 |
832 |
0 |
0 |
T4 |
1203 |
0 |
0 |
0 |
T5 |
389446 |
0 |
0 |
0 |
T6 |
130284 |
1095 |
0 |
0 |
T7 |
9424 |
834 |
0 |
0 |
T8 |
103372 |
837 |
0 |
0 |
T9 |
269614 |
0 |
0 |
0 |
T10 |
300554 |
832 |
0 |
0 |
T11 |
0 |
832 |
0 |
0 |
T12 |
0 |
7834 |
0 |
0 |
T13 |
0 |
4402 |
0 |
0 |
T14 |
0 |
8320 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429743719 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429743719 |
429657606 |
0 |
0 |
T1 |
24204 |
24153 |
0 |
0 |
T2 |
1634 |
1535 |
0 |
0 |
T3 |
21890 |
21816 |
0 |
0 |
T4 |
1203 |
1134 |
0 |
0 |
T5 |
389446 |
389392 |
0 |
0 |
T6 |
130284 |
130189 |
0 |
0 |
T7 |
9424 |
9327 |
0 |
0 |
T8 |
103372 |
102886 |
0 |
0 |
T9 |
269614 |
269515 |
0 |
0 |
T10 |
300554 |
300493 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429743719 |
429657606 |
0 |
0 |
T1 |
24204 |
24153 |
0 |
0 |
T2 |
1634 |
1535 |
0 |
0 |
T3 |
21890 |
21816 |
0 |
0 |
T4 |
1203 |
1134 |
0 |
0 |
T5 |
389446 |
389392 |
0 |
0 |
T6 |
130284 |
130189 |
0 |
0 |
T7 |
9424 |
9327 |
0 |
0 |
T8 |
103372 |
102886 |
0 |
0 |
T9 |
269614 |
269515 |
0 |
0 |
T10 |
300554 |
300493 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429743719 |
429657606 |
0 |
0 |
T1 |
24204 |
24153 |
0 |
0 |
T2 |
1634 |
1535 |
0 |
0 |
T3 |
21890 |
21816 |
0 |
0 |
T4 |
1203 |
1134 |
0 |
0 |
T5 |
389446 |
389392 |
0 |
0 |
T6 |
130284 |
130189 |
0 |
0 |
T7 |
9424 |
9327 |
0 |
0 |
T8 |
103372 |
102886 |
0 |
0 |
T9 |
269614 |
269515 |
0 |
0 |
T10 |
300554 |
300493 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
429743719 |
0 |
0 |
0 |