Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T4,T5,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
21677927 |
0 |
0 |
T4 |
16846 |
15081 |
0 |
0 |
T5 |
104605 |
316427 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
52142 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
20815 |
0 |
0 |
T12 |
105726 |
5862 |
0 |
0 |
T13 |
481198 |
99303 |
0 |
0 |
T27 |
736 |
0 |
0 |
0 |
T29 |
0 |
111825 |
0 |
0 |
T30 |
0 |
17657 |
0 |
0 |
T49 |
0 |
26338 |
0 |
0 |
T50 |
0 |
1874 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
124457859 |
0 |
0 |
T2 |
7167 |
6336 |
0 |
0 |
T3 |
53968 |
53968 |
0 |
0 |
T4 |
16846 |
16332 |
0 |
0 |
T5 |
104605 |
101808 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
414563 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
22081 |
0 |
0 |
T12 |
105726 |
105726 |
0 |
0 |
T13 |
0 |
480235 |
0 |
0 |
T14 |
0 |
22144 |
0 |
0 |
T15 |
0 |
39344 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
124457859 |
0 |
0 |
T2 |
7167 |
6336 |
0 |
0 |
T3 |
53968 |
53968 |
0 |
0 |
T4 |
16846 |
16332 |
0 |
0 |
T5 |
104605 |
101808 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
414563 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
22081 |
0 |
0 |
T12 |
105726 |
105726 |
0 |
0 |
T13 |
0 |
480235 |
0 |
0 |
T14 |
0 |
22144 |
0 |
0 |
T15 |
0 |
39344 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
124457859 |
0 |
0 |
T2 |
7167 |
6336 |
0 |
0 |
T3 |
53968 |
53968 |
0 |
0 |
T4 |
16846 |
16332 |
0 |
0 |
T5 |
104605 |
101808 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
414563 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
22081 |
0 |
0 |
T12 |
105726 |
105726 |
0 |
0 |
T13 |
0 |
480235 |
0 |
0 |
T14 |
0 |
22144 |
0 |
0 |
T15 |
0 |
39344 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
21677927 |
0 |
0 |
T4 |
16846 |
15081 |
0 |
0 |
T5 |
104605 |
316427 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
52142 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
20815 |
0 |
0 |
T12 |
105726 |
5862 |
0 |
0 |
T13 |
481198 |
99303 |
0 |
0 |
T27 |
736 |
0 |
0 |
0 |
T29 |
0 |
111825 |
0 |
0 |
T30 |
0 |
17657 |
0 |
0 |
T49 |
0 |
26338 |
0 |
0 |
T50 |
0 |
1874 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T5,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Covered | T4,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T5,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T5,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T4,T5,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T4,T5,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T5,T7 |
1 | 0 | Covered | T4,T5,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T5,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
22779611 |
0 |
0 |
T4 |
16846 |
16044 |
0 |
0 |
T5 |
104605 |
330826 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
55509 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
21777 |
0 |
0 |
T12 |
105726 |
6238 |
0 |
0 |
T13 |
481198 |
104023 |
0 |
0 |
T27 |
736 |
0 |
0 |
0 |
T29 |
0 |
116585 |
0 |
0 |
T30 |
0 |
18586 |
0 |
0 |
T49 |
0 |
27948 |
0 |
0 |
T50 |
0 |
2058 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
124457859 |
0 |
0 |
T2 |
7167 |
6336 |
0 |
0 |
T3 |
53968 |
53968 |
0 |
0 |
T4 |
16846 |
16332 |
0 |
0 |
T5 |
104605 |
101808 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
414563 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
22081 |
0 |
0 |
T12 |
105726 |
105726 |
0 |
0 |
T13 |
0 |
480235 |
0 |
0 |
T14 |
0 |
22144 |
0 |
0 |
T15 |
0 |
39344 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
124457859 |
0 |
0 |
T2 |
7167 |
6336 |
0 |
0 |
T3 |
53968 |
53968 |
0 |
0 |
T4 |
16846 |
16332 |
0 |
0 |
T5 |
104605 |
101808 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
414563 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
22081 |
0 |
0 |
T12 |
105726 |
105726 |
0 |
0 |
T13 |
0 |
480235 |
0 |
0 |
T14 |
0 |
22144 |
0 |
0 |
T15 |
0 |
39344 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
124457859 |
0 |
0 |
T2 |
7167 |
6336 |
0 |
0 |
T3 |
53968 |
53968 |
0 |
0 |
T4 |
16846 |
16332 |
0 |
0 |
T5 |
104605 |
101808 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
414563 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
22081 |
0 |
0 |
T12 |
105726 |
105726 |
0 |
0 |
T13 |
0 |
480235 |
0 |
0 |
T14 |
0 |
22144 |
0 |
0 |
T15 |
0 |
39344 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
22779611 |
0 |
0 |
T4 |
16846 |
16044 |
0 |
0 |
T5 |
104605 |
330826 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
55509 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
21777 |
0 |
0 |
T12 |
105726 |
6238 |
0 |
0 |
T13 |
481198 |
104023 |
0 |
0 |
T27 |
736 |
0 |
0 |
0 |
T29 |
0 |
116585 |
0 |
0 |
T30 |
0 |
18586 |
0 |
0 |
T49 |
0 |
27948 |
0 |
0 |
T50 |
0 |
2058 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
0 |
1 |
|
|
|
MISSING_ELSE |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T2,T3,T4 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T2,T3,T4 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T2,T3,T4 |
0 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
124457859 |
0 |
0 |
T2 |
7167 |
6336 |
0 |
0 |
T3 |
53968 |
53968 |
0 |
0 |
T4 |
16846 |
16332 |
0 |
0 |
T5 |
104605 |
101808 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
414563 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
22081 |
0 |
0 |
T12 |
105726 |
105726 |
0 |
0 |
T13 |
0 |
480235 |
0 |
0 |
T14 |
0 |
22144 |
0 |
0 |
T15 |
0 |
39344 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
124457859 |
0 |
0 |
T2 |
7167 |
6336 |
0 |
0 |
T3 |
53968 |
53968 |
0 |
0 |
T4 |
16846 |
16332 |
0 |
0 |
T5 |
104605 |
101808 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
414563 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
22081 |
0 |
0 |
T12 |
105726 |
105726 |
0 |
0 |
T13 |
0 |
480235 |
0 |
0 |
T14 |
0 |
22144 |
0 |
0 |
T15 |
0 |
39344 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
124457859 |
0 |
0 |
T2 |
7167 |
6336 |
0 |
0 |
T3 |
53968 |
53968 |
0 |
0 |
T4 |
16846 |
16332 |
0 |
0 |
T5 |
104605 |
101808 |
0 |
0 |
T6 |
263086 |
0 |
0 |
0 |
T7 |
465272 |
414563 |
0 |
0 |
T8 |
20342 |
0 |
0 |
0 |
T10 |
1576 |
0 |
0 |
0 |
T11 |
22081 |
22081 |
0 |
0 |
T12 |
105726 |
105726 |
0 |
0 |
T13 |
0 |
480235 |
0 |
0 |
T14 |
0 |
22144 |
0 |
0 |
T15 |
0 |
39344 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
130 |
1 |
1 |
131 |
1 |
1 |
140 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T6,T7 |
1 | 0 | 1 | Covered | T5,T6,T7 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T7 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T6,T7 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T6,T7 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T6,T7 |
1 | 0 | Covered | T5,T6,T7 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 111 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
5871120 |
0 |
0 |
T5 |
104605 |
10858 |
0 |
0 |
T6 |
263086 |
32296 |
0 |
0 |
T7 |
465272 |
13220 |
0 |
0 |
T8 |
20342 |
7648 |
0 |
0 |
T10 |
1576 |
695 |
0 |
0 |
T11 |
22081 |
0 |
0 |
0 |
T12 |
105726 |
0 |
0 |
0 |
T13 |
481198 |
0 |
0 |
0 |
T14 |
22335 |
0 |
0 |
0 |
T16 |
0 |
13935 |
0 |
0 |
T27 |
736 |
61 |
0 |
0 |
T29 |
0 |
56518 |
0 |
0 |
T30 |
0 |
58107 |
0 |
0 |
T45 |
0 |
31489 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
27183786 |
0 |
0 |
T1 |
1008 |
1008 |
0 |
0 |
T2 |
7167 |
0 |
0 |
0 |
T3 |
53968 |
0 |
0 |
0 |
T4 |
16846 |
0 |
0 |
0 |
T5 |
104605 |
23912 |
0 |
0 |
T6 |
263086 |
259528 |
0 |
0 |
T7 |
465272 |
48864 |
0 |
0 |
T8 |
20342 |
19240 |
0 |
0 |
T10 |
1576 |
1576 |
0 |
0 |
T11 |
22081 |
0 |
0 |
0 |
T27 |
0 |
736 |
0 |
0 |
T28 |
0 |
40136 |
0 |
0 |
T29 |
0 |
120144 |
0 |
0 |
T30 |
0 |
246232 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
27183786 |
0 |
0 |
T1 |
1008 |
1008 |
0 |
0 |
T2 |
7167 |
0 |
0 |
0 |
T3 |
53968 |
0 |
0 |
0 |
T4 |
16846 |
0 |
0 |
0 |
T5 |
104605 |
23912 |
0 |
0 |
T6 |
263086 |
259528 |
0 |
0 |
T7 |
465272 |
48864 |
0 |
0 |
T8 |
20342 |
19240 |
0 |
0 |
T10 |
1576 |
1576 |
0 |
0 |
T11 |
22081 |
0 |
0 |
0 |
T27 |
0 |
736 |
0 |
0 |
T28 |
0 |
40136 |
0 |
0 |
T29 |
0 |
120144 |
0 |
0 |
T30 |
0 |
246232 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
27183786 |
0 |
0 |
T1 |
1008 |
1008 |
0 |
0 |
T2 |
7167 |
0 |
0 |
0 |
T3 |
53968 |
0 |
0 |
0 |
T4 |
16846 |
0 |
0 |
0 |
T5 |
104605 |
23912 |
0 |
0 |
T6 |
263086 |
259528 |
0 |
0 |
T7 |
465272 |
48864 |
0 |
0 |
T8 |
20342 |
19240 |
0 |
0 |
T10 |
1576 |
1576 |
0 |
0 |
T11 |
22081 |
0 |
0 |
0 |
T27 |
0 |
736 |
0 |
0 |
T28 |
0 |
40136 |
0 |
0 |
T29 |
0 |
120144 |
0 |
0 |
T30 |
0 |
246232 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
5871120 |
0 |
0 |
T5 |
104605 |
10858 |
0 |
0 |
T6 |
263086 |
32296 |
0 |
0 |
T7 |
465272 |
13220 |
0 |
0 |
T8 |
20342 |
7648 |
0 |
0 |
T10 |
1576 |
695 |
0 |
0 |
T11 |
22081 |
0 |
0 |
0 |
T12 |
105726 |
0 |
0 |
0 |
T13 |
481198 |
0 |
0 |
0 |
T14 |
22335 |
0 |
0 |
0 |
T16 |
0 |
13935 |
0 |
0 |
T27 |
736 |
61 |
0 |
0 |
T29 |
0 |
56518 |
0 |
0 |
T30 |
0 |
58107 |
0 |
0 |
T45 |
0 |
31489 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
120 |
1 |
1 |
123 |
1 |
1 |
124 |
1 |
1 |
|
|
|
MISSING_ELSE |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T5,T6 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T5,T6 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T6,T7 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T5,T6 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T7 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T6,T7 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T6,T7 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T6,T7 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T5,T6 |
0 |
0 |
Covered |
T1,T5,T6 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T6,T7 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
188743 |
0 |
0 |
T5 |
104605 |
350 |
0 |
0 |
T6 |
263086 |
1042 |
0 |
0 |
T7 |
465272 |
425 |
0 |
0 |
T8 |
20342 |
249 |
0 |
0 |
T10 |
1576 |
23 |
0 |
0 |
T11 |
22081 |
0 |
0 |
0 |
T12 |
105726 |
0 |
0 |
0 |
T13 |
481198 |
0 |
0 |
0 |
T14 |
22335 |
0 |
0 |
0 |
T16 |
0 |
447 |
0 |
0 |
T27 |
736 |
3 |
0 |
0 |
T29 |
0 |
1814 |
0 |
0 |
T30 |
0 |
1879 |
0 |
0 |
T45 |
0 |
1011 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
27183786 |
0 |
0 |
T1 |
1008 |
1008 |
0 |
0 |
T2 |
7167 |
0 |
0 |
0 |
T3 |
53968 |
0 |
0 |
0 |
T4 |
16846 |
0 |
0 |
0 |
T5 |
104605 |
23912 |
0 |
0 |
T6 |
263086 |
259528 |
0 |
0 |
T7 |
465272 |
48864 |
0 |
0 |
T8 |
20342 |
19240 |
0 |
0 |
T10 |
1576 |
1576 |
0 |
0 |
T11 |
22081 |
0 |
0 |
0 |
T27 |
0 |
736 |
0 |
0 |
T28 |
0 |
40136 |
0 |
0 |
T29 |
0 |
120144 |
0 |
0 |
T30 |
0 |
246232 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
27183786 |
0 |
0 |
T1 |
1008 |
1008 |
0 |
0 |
T2 |
7167 |
0 |
0 |
0 |
T3 |
53968 |
0 |
0 |
0 |
T4 |
16846 |
0 |
0 |
0 |
T5 |
104605 |
23912 |
0 |
0 |
T6 |
263086 |
259528 |
0 |
0 |
T7 |
465272 |
48864 |
0 |
0 |
T8 |
20342 |
19240 |
0 |
0 |
T10 |
1576 |
1576 |
0 |
0 |
T11 |
22081 |
0 |
0 |
0 |
T27 |
0 |
736 |
0 |
0 |
T28 |
0 |
40136 |
0 |
0 |
T29 |
0 |
120144 |
0 |
0 |
T30 |
0 |
246232 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
27183786 |
0 |
0 |
T1 |
1008 |
1008 |
0 |
0 |
T2 |
7167 |
0 |
0 |
0 |
T3 |
53968 |
0 |
0 |
0 |
T4 |
16846 |
0 |
0 |
0 |
T5 |
104605 |
23912 |
0 |
0 |
T6 |
263086 |
259528 |
0 |
0 |
T7 |
465272 |
48864 |
0 |
0 |
T8 |
20342 |
19240 |
0 |
0 |
T10 |
1576 |
1576 |
0 |
0 |
T11 |
22081 |
0 |
0 |
0 |
T27 |
0 |
736 |
0 |
0 |
T28 |
0 |
40136 |
0 |
0 |
T29 |
0 |
120144 |
0 |
0 |
T30 |
0 |
246232 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
153021886 |
188743 |
0 |
0 |
T5 |
104605 |
350 |
0 |
0 |
T6 |
263086 |
1042 |
0 |
0 |
T7 |
465272 |
425 |
0 |
0 |
T8 |
20342 |
249 |
0 |
0 |
T10 |
1576 |
23 |
0 |
0 |
T11 |
22081 |
0 |
0 |
0 |
T12 |
105726 |
0 |
0 |
0 |
T13 |
481198 |
0 |
0 |
0 |
T14 |
22335 |
0 |
0 |
0 |
T16 |
0 |
447 |
0 |
0 |
T27 |
736 |
3 |
0 |
0 |
T29 |
0 |
1814 |
0 |
0 |
T30 |
0 |
1879 |
0 |
0 |
T45 |
0 |
1011 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
1 |
1 |
111 |
1 |
1 |
112 |
1 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
1 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T2,T3,T4 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T2,T3,T4 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T2,T3,T5 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T2,T3,T4 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T2,T3,T4 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T2,T3,T4 |
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Covered |
T2,T3,T4 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509372460 |
3225652 |
0 |
0 |
T2 |
33136 |
832 |
0 |
0 |
T3 |
25611 |
832 |
0 |
0 |
T4 |
102783 |
832 |
0 |
0 |
T5 |
426907 |
23567 |
0 |
0 |
T6 |
106459 |
0 |
0 |
0 |
T7 |
489286 |
4160 |
0 |
0 |
T8 |
159014 |
0 |
0 |
0 |
T9 |
1282 |
0 |
0 |
0 |
T10 |
5740 |
0 |
0 |
0 |
T11 |
24954 |
832 |
0 |
0 |
T12 |
0 |
835 |
0 |
0 |
T13 |
0 |
4992 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509372460 |
509284088 |
0 |
0 |
T1 |
9216 |
9149 |
0 |
0 |
T2 |
33136 |
33067 |
0 |
0 |
T3 |
25611 |
25547 |
0 |
0 |
T4 |
102783 |
102705 |
0 |
0 |
T5 |
426907 |
426901 |
0 |
0 |
T6 |
106459 |
106367 |
0 |
0 |
T7 |
489286 |
489191 |
0 |
0 |
T8 |
159014 |
158916 |
0 |
0 |
T9 |
1282 |
1205 |
0 |
0 |
T10 |
5740 |
5646 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509372460 |
509284088 |
0 |
0 |
T1 |
9216 |
9149 |
0 |
0 |
T2 |
33136 |
33067 |
0 |
0 |
T3 |
25611 |
25547 |
0 |
0 |
T4 |
102783 |
102705 |
0 |
0 |
T5 |
426907 |
426901 |
0 |
0 |
T6 |
106459 |
106367 |
0 |
0 |
T7 |
489286 |
489191 |
0 |
0 |
T8 |
159014 |
158916 |
0 |
0 |
T9 |
1282 |
1205 |
0 |
0 |
T10 |
5740 |
5646 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509372460 |
509284088 |
0 |
0 |
T1 |
9216 |
9149 |
0 |
0 |
T2 |
33136 |
33067 |
0 |
0 |
T3 |
25611 |
25547 |
0 |
0 |
T4 |
102783 |
102705 |
0 |
0 |
T5 |
426907 |
426901 |
0 |
0 |
T6 |
106459 |
106367 |
0 |
0 |
T7 |
489286 |
489191 |
0 |
0 |
T8 |
159014 |
158916 |
0 |
0 |
T9 |
1282 |
1205 |
0 |
0 |
T10 |
5740 |
5646 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509372460 |
3225652 |
0 |
0 |
T2 |
33136 |
832 |
0 |
0 |
T3 |
25611 |
832 |
0 |
0 |
T4 |
102783 |
832 |
0 |
0 |
T5 |
426907 |
23567 |
0 |
0 |
T6 |
106459 |
0 |
0 |
0 |
T7 |
489286 |
4160 |
0 |
0 |
T8 |
159014 |
0 |
0 |
0 |
T9 |
1282 |
0 |
0 |
0 |
T10 |
5740 |
0 |
0 |
0 |
T11 |
24954 |
832 |
0 |
0 |
T12 |
0 |
835 |
0 |
0 |
T13 |
0 |
4992 |
0 |
0 |
T14 |
0 |
832 |
0 |
0 |
T15 |
0 |
832 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
69 |
1 |
1 |
70 |
1 |
1 |
71 |
1 |
1 |
72 |
1 |
1 |
|
|
|
MISSING_ELSE |
81 |
1 |
1 |
82 |
1 |
1 |
100 |
1 |
1 |
101 |
1 |
1 |
108 |
0 |
1 |
111 |
1 |
1 |
112 |
0 |
1 |
|
|
|
MISSING_ELSE |
116 |
1 |
1 |
133 |
0 |
1 |
134 |
1 |
1 |
138 |
1 |
1 |
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.
LineNo. Expression
-1-: 138 (gen_normal_fifo.empty) ?
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
LineNo. Expression
-1-: 69 if ((!rst_ni))
-2-: 71 if (gen_normal_fifo.under_rst)
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
LineNo. Expression
-1-: 123 if (gen_normal_fifo.fifo_incr_wptr)
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509372460 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509372460 |
509284088 |
0 |
0 |
T1 |
9216 |
9149 |
0 |
0 |
T2 |
33136 |
33067 |
0 |
0 |
T3 |
25611 |
25547 |
0 |
0 |
T4 |
102783 |
102705 |
0 |
0 |
T5 |
426907 |
426901 |
0 |
0 |
T6 |
106459 |
106367 |
0 |
0 |
T7 |
489286 |
489191 |
0 |
0 |
T8 |
159014 |
158916 |
0 |
0 |
T9 |
1282 |
1205 |
0 |
0 |
T10 |
5740 |
5646 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509372460 |
509284088 |
0 |
0 |
T1 |
9216 |
9149 |
0 |
0 |
T2 |
33136 |
33067 |
0 |
0 |
T3 |
25611 |
25547 |
0 |
0 |
T4 |
102783 |
102705 |
0 |
0 |
T5 |
426907 |
426901 |
0 |
0 |
T6 |
106459 |
106367 |
0 |
0 |
T7 |
489286 |
489191 |
0 |
0 |
T8 |
159014 |
158916 |
0 |
0 |
T9 |
1282 |
1205 |
0 |
0 |
T10 |
5740 |
5646 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509372460 |
509284088 |
0 |
0 |
T1 |
9216 |
9149 |
0 |
0 |
T2 |
33136 |
33067 |
0 |
0 |
T3 |
25611 |
25547 |
0 |
0 |
T4 |
102783 |
102705 |
0 |
0 |
T5 |
426907 |
426901 |
0 |
0 |
T6 |
106459 |
106367 |
0 |
0 |
T7 |
489286 |
489191 |
0 |
0 |
T8 |
159014 |
158916 |
0 |
0 |
T9 |
1282 |
1205 |
0 |
0 |
T10 |
5740 |
5646 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
509372460 |
0 |
0 |
0 |