dashboard | hierarchy | modlist | groups | tests | asserts

Module Instance : tb.dut.u_tlul2sram_egress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.67 86.67 33.33 66.67 60.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
61.36 85.00 45.45 55.00 60.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
78.14 94.52 60.33 73.08 84.62 u_tlul2sram_egress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 63.15 84.00 60.00 45.45


Module Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.19 100.00 68.75 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
88.33 95.00 75.00 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.76 94.52 71.90 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.62 100.00 62.50 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
87.64 95.00 72.22 83.33 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.76 94.52 71.90 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
93.75 100.00 75.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.32 95.00 77.27 85.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
87.76 94.52 71.90 84.62 100.00 u_tlul2sram_ingress


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 81.58 92.00 80.00 72.73


Module Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
89.06 100.00 56.25 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.36 100.00 75.00 94.44 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
gen_normal_fifo.u_fifo_cnt 93.64 100.00 90.00 90.91


Module Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children


Module Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
100.00 100.00 100.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
100.00 100.00 100.00 fifo_h


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Go back
Module Instances:
tb.dut.u_tlul2sram_egress.u_rspfifo
tb.dut.u_tlul2sram_ingress.u_reqfifo
tb.dut.u_tlul2sram_ingress.u_sramreqfifo
tb.dut.u_tlul2sram_ingress.u_rspfifo
tb.dut.u_sys_sram_arbiter.u_req_fifo
tb.dut.u_reg.u_socket.fifo_h.reqfifo
tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL151386.67
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN108100.00
ALWAYS1112150.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 0 1
111 1 1
112 0 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalCoveredPercent
Conditions24833.33
Logical24833.33
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11Not Covered

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111Not Covered

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111Not Covered

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11Not Covered

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01Not Covered
10Not Covered
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0Not Covered
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 6 66.67
TERNARY 130 2 1 50.00
TERNARY 138 2 1 50.00
IF 69 3 3 100.00
IF 111 2 1 50.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Not Covered


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 3 60.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 3 60.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 471308128 0 0 0
DepthKnown_A 471308128 471222114 0 0
RvalidKnown_A 471308128 471222114 0 0
WreadyKnown_A 471308128 471222114 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 471308128 0 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 0 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 0 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalCoveredPercent
Conditions161168.75
Logical161168.75
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T4
110Not Covered
111CoveredT1,T2,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 471308128 393750 0 0
DepthKnown_A 471308128 471222114 0 0
RvalidKnown_A 471308128 471222114 0 0
WreadyKnown_A 471308128 471222114 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 471308128 393750 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 393750 0 0
T1 16601 222 0 0
T2 288006 1730 0 0
T3 90916 0 0 0
T4 276548 525 0 0
T5 422250 986 0 0
T6 959 0 0 0
T7 75714 0 0 0
T8 1138 0 0 0
T9 15121 0 0 0
T10 113823 0 0 0
T11 0 4023 0 0
T12 0 118 0 0
T14 0 649 0 0
T15 0 1297 0 0
T16 0 64 0 0
T24 0 100 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 393750 0 0
T1 16601 222 0 0
T2 288006 1730 0 0
T3 90916 0 0 0
T4 276548 525 0 0
T5 422250 986 0 0
T6 959 0 0 0
T7 75714 0 0 0
T8 1138 0 0 0
T9 15121 0 0 0
T10 113823 0 0 0
T11 0 4023 0 0
T12 0 118 0 0
T14 0 649 0 0
T15 0 1297 0 0
T16 0 64 0 0
T24 0 100 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
TotalCoveredPercent
Conditions161062.50
Logical161062.50
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T4
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sramreqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 471308128 177910 0 0
DepthKnown_A 471308128 471222114 0 0
RvalidKnown_A 471308128 471222114 0 0
WreadyKnown_A 471308128 471222114 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 471308128 177910 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 177910 0 0
T1 16601 57 0 0
T2 288006 358 0 0
T3 90916 0 0 0
T4 276548 525 0 0
T5 422250 986 0 0
T6 959 0 0 0
T7 75714 0 0 0
T8 1138 0 0 0
T9 15121 0 0 0
T10 113823 0 0 0
T11 0 902 0 0
T12 0 24 0 0
T14 0 649 0 0
T15 0 288 0 0
T16 0 64 0 0
T24 0 100 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 177910 0 0
T1 16601 57 0 0
T2 288006 358 0 0
T3 90916 0 0 0
T4 276548 525 0 0
T5 422250 986 0 0
T6 959 0 0 0
T7 75714 0 0 0
T8 1138 0 0 0
T9 15121 0 0 0
T10 113823 0 0 0
T11 0 902 0 0
T12 0 24 0 0
T14 0 649 0 0
T15 0 288 0 0
T16 0 64 0 0
T24 0 100 0 0

Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Line No.TotalCoveredPercent
TOTAL1515100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN10811100.00
ALWAYS11122100.00
CONT_ASSIGN11611100.00
CONT_ASSIGN13011100.00
CONT_ASSIGN13111100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
108 1 1
111 1 1
112 1 1
MISSING_ELSE
116 1 1
130 1 1
131 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
TotalCoveredPercent
Conditions241875.00
Logical241875.00
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T11
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101CoveredT1,T2,T4
110Not Covered
111CoveredT1,T2,T4

 LINE       130
 EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
             --------------------1-------------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT1,T2,T4

 LINE       130
 SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
                 -------------1------------    ----2---
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T4

 LINE       131
 EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
             -------------1------------   ------2------
-1--2-StatusTests
01CoveredT1,T2,T11
10CoveredT1,T2,T4
11CoveredT1,T2,T3

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (40'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
Line No.TotalCoveredPercent
Branches 9 9 100.00
TERNARY 130 2 2 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 111 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 130 ((gen_normal_fifo.fifo_empty && wvalid_i)) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 111 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 471308128 393750 0 0
DepthKnown_A 471308128 471222114 0 0
RvalidKnown_A 471308128 471222114 0 0
WreadyKnown_A 471308128 471222114 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 471308128 393750 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 393750 0 0
T1 16601 222 0 0
T2 288006 1730 0 0
T3 90916 0 0 0
T4 276548 525 0 0
T5 422250 986 0 0
T6 959 0 0 0
T7 75714 0 0 0
T8 1138 0 0 0
T9 15121 0 0 0
T10 113823 0 0 0
T11 0 4023 0 0
T12 0 118 0 0
T14 0 649 0 0
T15 0 1297 0 0
T16 0 64 0 0
T24 0 100 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 393750 0 0
T1 16601 222 0 0
T2 288006 1730 0 0
T3 90916 0 0 0
T4 276548 525 0 0
T5 422250 986 0 0
T6 959 0 0 0
T7 75714 0 0 0
T8 1138 0 0 0
T9 15121 0 0 0
T10 113823 0 0 0
T11 0 4023 0 0
T12 0 118 0 0
T14 0 649 0 0
T15 0 1297 0 0
T16 0 64 0 0
T24 0 100 0 0

Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
TOTAL1414100.00
ALWAYS6944100.00
CONT_ASSIGN8111100.00
CONT_ASSIGN8211100.00
CONT_ASSIGN10011100.00
CONT_ASSIGN10111100.00
CONT_ASSIGN12011100.00
ALWAYS12322100.00
CONT_ASSIGN13311100.00
CONT_ASSIGN13411100.00
CONT_ASSIGN13811100.00
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
69 1 1
70 1 1
71 1 1
72 1 1
MISSING_ELSE
81 1 1
82 1 1
100 1 1
101 1 1
120 1 1
123 1 1
124 1 1
MISSING_ELSE
133 1 1
134 1 1
138 1 1


Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalCoveredPercent
Conditions16956.25
Logical16956.25
Non-Logical00
Event00

 LINE       81
 EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
             -----1-----   ---------------2--------------
-1--2-StatusTests
01Not Covered
10CoveredT1,T2,T3
11CoveredT1,T2,T3

 LINE       82
 EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
             -------------1------------   ---------------2--------------
-1--2-StatusTests
01CoveredT1,T2,T3
10Not Covered
11CoveredT1,T2,T4

 LINE       100
 EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011CoveredT1,T2,T3
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       101
 EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
             ----1---   ----2---   ---------------3--------------
-1--2--3-StatusTests
011Not Covered
101Not Covered
110Not Covered
111CoveredT1,T2,T4

 LINE       138
 EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
             ----------1----------
-1-StatusTests
0CoveredT1,T2,T4
1CoveredT1,T2,T3

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
Line No.TotalCoveredPercent
Branches 7 7 100.00
TERNARY 138 2 2 100.00
IF 69 3 3 100.00
IF 123 2 2 100.00

WARNING: The source file /workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv was not found/opened, so annotated branch coverage report could not be generated.

LineNo. Expression -1-: 138 (gen_normal_fifo.empty) ?

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Covered T1,T2,T4


LineNo. Expression -1-: 69 if ((!rst_ni)) -2-: 71 if (gen_normal_fifo.under_rst)

Branches:
-1--2-StatusTests
1 - Covered T1,T2,T3
0 1 Covered T1,T2,T3
0 0 Covered T1,T2,T3


LineNo. Expression -1-: 123 if (gen_normal_fifo.fifo_incr_wptr)

Branches:
-1-StatusTests
1 Covered T1,T2,T4
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.u_req_fifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 471308128 181973 0 0
DepthKnown_A 471308128 471222114 0 0
RvalidKnown_A 471308128 471222114 0 0
WreadyKnown_A 471308128 471222114 0 0
gen_normal_fifo.depthShallNotExceedParamDepth 471308128 181973 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 181973 0 0
T1 16601 57 0 0
T2 288006 393 0 0
T3 90916 0 0 0
T4 276548 525 0 0
T5 422250 1002 0 0
T6 959 0 0 0
T7 75714 0 0 0
T8 1138 0 0 0
T9 15121 0 0 0
T10 113823 0 0 0
T11 0 902 0 0
T12 0 24 0 0
T14 0 657 0 0
T15 0 311 0 0
T16 0 75 0 0
T24 0 100 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 471222114 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

gen_normal_fifo.depthShallNotExceedParamDepth
NameAttemptsReal SuccessesFailuresIncomplete
Total 471308128 181973 0 0
T1 16601 57 0 0
T2 288006 393 0 0
T3 90916 0 0 0
T4 276548 525 0 0
T5 422250 1002 0 0
T6 959 0 0 0
T7 75714 0 0 0
T8 1138 0 0 0
T9 15121 0 0 0
T10 113823 0 0 0
T11 0 902 0 0
T12 0 24 0 0
T14 0 657 0 0
T15 0 311 0 0
T16 0 75 0 0
T24 0 100 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.reqfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 473708879 9539994 0 0
DepthKnown_A 473708879 473581683 0 0
RvalidKnown_A 473708879 473581683 0 0
WreadyKnown_A 473708879 473581683 0 0
gen_passthru_fifo.paramCheckPass 1149 1149 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473708879 9539994 0 0
T1 16601 579 0 0
T2 288006 23847 0 0
T3 90916 3599 0 0
T4 276548 6072 0 0
T5 422250 22611 0 0
T6 959 3 0 0
T7 75714 980 0 0
T8 1138 3 0 0
T9 15121 78 0 0
T10 113823 2074 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473708879 473581683 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473708879 473581683 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473708879 473581683 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1149 1149 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

Line Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
Line No.TotalCoveredPercent
TOTAL44100.00
CONT_ASSIGN4411100.00
CONT_ASSIGN4511100.00
CONT_ASSIGN4811100.00
CONT_ASSIGN4911100.00
CONT_ASSIGN5300
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' or '../src/lowrisc_prim_fifo_0/rtl/prim_fifo_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No.CoveredStatements
44 1 1
45 1 1
48 1 1
49 1 1
53 unreachable


Assert Coverage for Instance : tb.dut.u_reg.u_socket.fifo_h.rspfifo
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 5 5 100.00 5 100.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 5 5 100.00 5 100.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
DataKnown_A 473708879 16297281 0 0
DepthKnown_A 473708879 473581683 0 0
RvalidKnown_A 473708879 473581683 0 0
WreadyKnown_A 473708879 473581683 0 0
gen_passthru_fifo.paramCheckPass 1149 1149 0 0


DataKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473708879 16297281 0 0
T1 16601 2219 0 0
T2 288006 46355 0 0
T3 90916 3597 0 0
T4 276548 6054 0 0
T5 422250 18944 0 0
T6 959 3 0 0
T7 75714 980 0 0
T8 1138 3 0 0
T9 15121 78 0 0
T10 113823 2673 0 0

DepthKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473708879 473581683 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

RvalidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473708879 473581683 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

WreadyKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 473708879 473581683 0 0
T1 16601 16520 0 0
T2 288006 287997 0 0
T3 90916 90845 0 0
T4 276548 276454 0 0
T5 422250 422159 0 0
T6 959 876 0 0
T7 75714 75649 0 0
T8 1138 1067 0 0
T9 15121 15028 0 0
T10 113823 113766 0 0

gen_passthru_fifo.paramCheckPass
NameAttemptsReal SuccessesFailuresIncomplete
Total 1149 1149 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%