| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 690 | 0 | 10 | 
| Category 0 | 690 | 0 | 10 | 
| ASSERT | PROPERTIES | SEQUENCES | |
| Total | 690 | 0 | 10 | 
| Severity 0 | 690 | 0 | 10 | 
| NUMBER | PERCENT | |
| Total Number | 690 | 100.00 | 
| Uncovered | 32 | 4.64 | 
| Success | 658 | 95.36 | 
| Failure | 0 | 0.00 | 
| Incomplete | 1 | 0.14 | 
| Without Attempts | 9 | 1.30 | 
| NUMBER | PERCENT | |
| Total Number | 10 | 100.00 | 
| Uncovered | 0 | 0.00 | 
| All Matches | 10 | 100.00 | 
| First Matches | 10 | 100.00 | 
| ASSERTIONS | CATEGORY | SEVERITY | ATTEMPTS | REAL SUCCESSES | FAILURES | INCOMPLETE | SRC | 
| tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb.RoundRobin_A | 0 | 0 | 471308128 | 6 | 0 | 974 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 473709600 | 72921 | 72921 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 473709600 | 1225 | 1225 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 473709600 | 1285 | 1285 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 473709600 | 772 | 772 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 473709600 | 202 | 202 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 473709600 | 613 | 613 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 473709600 | 554 | 554 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 473709600 | 11652 | 11652 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 473709600 | 1051293 | 1051293 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 473709600 | 3662439 | 3662439 | 1129 | 
| COVER SEQUENCES | CATEGORY | SEVERITY | ATTEMPTS | ALL MATCHES | FIRST MATCHES | INCOMPLETE | SRC | 
| tb.dut.tlul_assert_device.gen_device_cov.aValidNotAccepted_C | 0 | 0 | 473709600 | 72921 | 72921 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_addressChangedNotAccepted_C | 0 | 0 | 473709600 | 1225 | 1225 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_dataChangedNotAccepted_C | 0 | 0 | 473709600 | 1285 | 1285 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_maskChangedNotAccepted_C | 0 | 0 | 473709600 | 772 | 772 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_opcodeChangedNotAccepted_C | 0 | 0 | 473709600 | 202 | 202 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sizeChangedNotAccepted_C | 0 | 0 | 473709600 | 613 | 613 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.a_sourceChangedNotAccepted_C | 0 | 0 | 473709600 | 554 | 554 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReqWithSameAddr_C | 0 | 0 | 473709600 | 11652 | 11652 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bReq_C | 0 | 0 | 473709600 | 1051293 | 1051293 | 0 | |
| tb.dut.tlul_assert_device.gen_device_cov.b2bSameSource_C | 0 | 0 | 473709600 | 3662439 | 3662439 | 1129 | 
| 0% | 10% | 20% | 30% | 40% | 50% | 60% | 70% | 80% | 90% | 100% |