Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T10 T11 T13
72 1/1 under_rst <= ~under_rst;
Tests: T10 T11 T13
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 1/1 assign storage_rdata = storage[0];
Tests: T11 T13 T14
109
110 always_ff @(posedge clk_i)
111 1/1 if (fifo_incr_wptr) begin
Tests: T5 T10 T11
112 1/1 storage[0] <= wdata_i;
Tests: T11 T13 T14
113 end
MISSING_ELSE
114
115 logic unused_ptrs;
116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
Tests: T1 T2 T3
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 assign storage_rdata = storage[fifo_rptr];
121
122 always_ff @(posedge clk_i)
123 if (fifo_incr_wptr) begin
124 storage[fifo_wptr] <= wdata_i;
125 end
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 1/1 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
Tests: T1 T2 T3
131 1/1 assign empty = fifo_empty & ~wvalid_i;
Tests: T1 T2 T3
132 end else begin : gen_nopass
133 assign rdata_int = storage_rdata;
134 assign empty = fifo_empty;
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 assign rdata_o = empty ? Width'(0) : rdata_int;
139 end else begin : gen_no_output_zero
140 1/1 assign rdata_o = rdata_int;
Tests: T11 T13 T14
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 16 | 72.73 |
Logical | 22 | 16 | 72.73 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T11,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T13,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T10,T11,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T13,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T11,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T13,T14 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T13,T14 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T14 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T13,T14 |
1 | 0 | Covered | T11,T13,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T13,T14 |
0 |
Covered |
T1,T2,T3 |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T10,T11,T13 |
0 |
0 |
Covered |
T10,T11,T13 |
111 if (fifo_incr_wptr) begin
-1-
112 storage[0] <= wdata_i;
==>
113 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T13,T14 |
0 |
Covered |
T5,T10,T11 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
21034376 |
0 |
0 |
T11 |
4770 |
432 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
7097 |
0 |
0 |
T14 |
63914 |
21630 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
2034 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T19 |
16572 |
4188 |
0 |
0 |
T20 |
0 |
32646 |
0 |
0 |
T21 |
0 |
14074 |
0 |
0 |
T23 |
0 |
38384 |
0 |
0 |
T28 |
55990 |
0 |
0 |
0 |
T53 |
0 |
19634 |
0 |
0 |
T54 |
0 |
4064 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
117947760 |
0 |
0 |
T10 |
144 |
144 |
0 |
0 |
T11 |
4770 |
4770 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8346 |
0 |
0 |
T14 |
63914 |
63914 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
81270 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
55376 |
0 |
0 |
T19 |
16572 |
15774 |
0 |
0 |
T20 |
0 |
33760 |
0 |
0 |
T21 |
0 |
15166 |
0 |
0 |
T23 |
0 |
151676 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
117947760 |
0 |
0 |
T10 |
144 |
144 |
0 |
0 |
T11 |
4770 |
4770 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8346 |
0 |
0 |
T14 |
63914 |
63914 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
81270 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
55376 |
0 |
0 |
T19 |
16572 |
15774 |
0 |
0 |
T20 |
0 |
33760 |
0 |
0 |
T21 |
0 |
15166 |
0 |
0 |
T23 |
0 |
151676 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
117947760 |
0 |
0 |
T10 |
144 |
144 |
0 |
0 |
T11 |
4770 |
4770 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8346 |
0 |
0 |
T14 |
63914 |
63914 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
81270 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
55376 |
0 |
0 |
T19 |
16572 |
15774 |
0 |
0 |
T20 |
0 |
33760 |
0 |
0 |
T21 |
0 |
15166 |
0 |
0 |
T23 |
0 |
151676 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
21034376 |
0 |
0 |
T11 |
4770 |
432 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
7097 |
0 |
0 |
T14 |
63914 |
21630 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
2034 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T19 |
16572 |
4188 |
0 |
0 |
T20 |
0 |
32646 |
0 |
0 |
T21 |
0 |
14074 |
0 |
0 |
T23 |
0 |
38384 |
0 |
0 |
T28 |
55990 |
0 |
0 |
0 |
T53 |
0 |
19634 |
0 |
0 |
T54 |
0 |
4064 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T10 T11 T13
72 1/1 under_rst <= ~under_rst;
Tests: T10 T11 T13
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 assign storage_rdata = storage[0];
109
110 always_ff @(posedge clk_i)
111 if (fifo_incr_wptr) begin
112 storage[0] <= wdata_i;
113 end
114
115 logic unused_ptrs;
116 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 1/1 assign storage_rdata = storage[fifo_rptr];
Tests: T1 T2 T3
121
122 always_ff @(posedge clk_i)
123 1/1 if (fifo_incr_wptr) begin
Tests: T5 T10 T11
124 1/1 storage[fifo_wptr] <= wdata_i;
Tests: T11 T13 T14
125 end
MISSING_ELSE
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 1/1 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
Tests: T1 T2 T3
131 1/1 assign empty = fifo_empty & ~wvalid_i;
Tests: T1 T2 T3
132 end else begin : gen_nopass
133 assign rdata_int = storage_rdata;
134 assign empty = fifo_empty;
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 assign rdata_o = empty ? Width'(0) : rdata_int;
139 end else begin : gen_no_output_zero
140 1/1 assign rdata_o = rdata_int;
Tests: T11 T13 T14
Cond Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Total | Covered | Percent |
Conditions | 22 | 18 | 81.82 |
Logical | 22 | 18 | 81.82 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T11,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T13 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T11,T13,T14 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T10,T11,T13 |
1 | 0 | 1 | Covered | T11,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T13,T14 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T11,T13,T14 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T11,T13,T14 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T11,T13,T14 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T13,T14 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T11,T13,T14 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T11,T13,T14 |
1 | 0 | Covered | T11,T13,T14 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T13,T14 |
0 |
Covered |
T1,T2,T3 |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T10,T11,T13 |
0 |
0 |
Covered |
T10,T11,T13 |
111 if (fifo_incr_wptr) begin
-1-
112 storage[0] <= wdata_i;
==>
113 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T11,T13,T14 |
0 |
Covered |
T5,T10,T11 |
Assert Coverage for Instance : tb.dut.u_readcmd.u_readsram.u_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
22096147 |
0 |
0 |
T11 |
4770 |
488 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8082 |
0 |
0 |
T14 |
63914 |
23134 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
2156 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T19 |
16572 |
4622 |
0 |
0 |
T20 |
0 |
33696 |
0 |
0 |
T21 |
0 |
14910 |
0 |
0 |
T23 |
0 |
39668 |
0 |
0 |
T28 |
55990 |
0 |
0 |
0 |
T53 |
0 |
20936 |
0 |
0 |
T54 |
0 |
4182 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
117947760 |
0 |
0 |
T10 |
144 |
144 |
0 |
0 |
T11 |
4770 |
4770 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8346 |
0 |
0 |
T14 |
63914 |
63914 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
81270 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
55376 |
0 |
0 |
T19 |
16572 |
15774 |
0 |
0 |
T20 |
0 |
33760 |
0 |
0 |
T21 |
0 |
15166 |
0 |
0 |
T23 |
0 |
151676 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
117947760 |
0 |
0 |
T10 |
144 |
144 |
0 |
0 |
T11 |
4770 |
4770 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8346 |
0 |
0 |
T14 |
63914 |
63914 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
81270 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
55376 |
0 |
0 |
T19 |
16572 |
15774 |
0 |
0 |
T20 |
0 |
33760 |
0 |
0 |
T21 |
0 |
15166 |
0 |
0 |
T23 |
0 |
151676 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
117947760 |
0 |
0 |
T10 |
144 |
144 |
0 |
0 |
T11 |
4770 |
4770 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8346 |
0 |
0 |
T14 |
63914 |
63914 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
81270 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
55376 |
0 |
0 |
T19 |
16572 |
15774 |
0 |
0 |
T20 |
0 |
33760 |
0 |
0 |
T21 |
0 |
15166 |
0 |
0 |
T23 |
0 |
151676 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
22096147 |
0 |
0 |
T11 |
4770 |
488 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8082 |
0 |
0 |
T14 |
63914 |
23134 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
2156 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T19 |
16572 |
4622 |
0 |
0 |
T20 |
0 |
33696 |
0 |
0 |
T21 |
0 |
14910 |
0 |
0 |
T23 |
0 |
39668 |
0 |
0 |
T28 |
55990 |
0 |
0 |
0 |
T53 |
0 |
20936 |
0 |
0 |
T54 |
0 |
4182 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 12 | 85.71 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 1 | 50.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T10 T11 T13
72 1/1 under_rst <= ~under_rst;
Tests: T10 T11 T13
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 assign storage_rdata = storage[0];
109
110 always_ff @(posedge clk_i)
111 if (fifo_incr_wptr) begin
112 storage[0] <= wdata_i;
113 end
114
115 logic unused_ptrs;
116 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 1/1 assign storage_rdata = storage[fifo_rptr];
Tests: T1 T2 T3
121
122 always_ff @(posedge clk_i)
123 1/1 if (fifo_incr_wptr) begin
Tests: T5 T10 T11
124 0/1 ==> storage[fifo_wptr] <= wdata_i;
125 end
MISSING_ELSE
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
131 assign empty = fifo_empty & ~wvalid_i;
132 end else begin : gen_nopass
133 0/1 ==> assign rdata_int = storage_rdata;
134 1/1 assign empty = fifo_empty;
Tests: T1 T2 T3
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T10,T11,T13 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T10,T11,T13 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T10,T11,T13 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (3'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
138 assign rdata_o = empty ? Width'(0) : rdata_int;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T10,T11,T13 |
0 |
0 |
Covered |
T10,T11,T13 |
123 if (fifo_incr_wptr) begin
-1-
124 storage[fifo_wptr] <= wdata_i;
==>
125 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T5,T10,T11 |
Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
117947760 |
0 |
0 |
T10 |
144 |
144 |
0 |
0 |
T11 |
4770 |
4770 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8346 |
0 |
0 |
T14 |
63914 |
63914 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
81270 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
55376 |
0 |
0 |
T19 |
16572 |
15774 |
0 |
0 |
T20 |
0 |
33760 |
0 |
0 |
T21 |
0 |
15166 |
0 |
0 |
T23 |
0 |
151676 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
117947760 |
0 |
0 |
T10 |
144 |
144 |
0 |
0 |
T11 |
4770 |
4770 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8346 |
0 |
0 |
T14 |
63914 |
63914 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
81270 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
55376 |
0 |
0 |
T19 |
16572 |
15774 |
0 |
0 |
T20 |
0 |
33760 |
0 |
0 |
T21 |
0 |
15166 |
0 |
0 |
T23 |
0 |
151676 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
117947760 |
0 |
0 |
T10 |
144 |
144 |
0 |
0 |
T11 |
4770 |
4770 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
8346 |
0 |
0 |
T14 |
63914 |
63914 |
0 |
0 |
T15 |
1040 |
0 |
0 |
0 |
T16 |
81465 |
81270 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
55376 |
0 |
0 |
T19 |
16572 |
15774 |
0 |
0 |
T20 |
0 |
33760 |
0 |
0 |
T21 |
0 |
15166 |
0 |
0 |
T23 |
0 |
151676 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
0 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 130 | 1 | 1 | 100.00 |
CONT_ASSIGN | 131 | 1 | 1 | 100.00 |
CONT_ASSIGN | 140 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T5 T12 T15
72 1/1 under_rst <= ~under_rst;
Tests: T5 T12 T15
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 1/1 assign storage_rdata = storage[0];
Tests: T5 T15 T28
109
110 always_ff @(posedge clk_i)
111 1/1 if (fifo_incr_wptr) begin
Tests: T5 T10 T11
112 1/1 storage[0] <= wdata_i;
Tests: T5 T15 T28
113 end
MISSING_ELSE
114
115 logic unused_ptrs;
116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
Tests: T1 T2 T3
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 assign storage_rdata = storage[fifo_rptr];
121
122 always_ff @(posedge clk_i)
123 if (fifo_incr_wptr) begin
124 storage[fifo_wptr] <= wdata_i;
125 end
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 1/1 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
Tests: T1 T2 T3
131 1/1 assign empty = fifo_empty & ~wvalid_i;
Tests: T1 T2 T3
132 end else begin : gen_nopass
133 assign rdata_int = storage_rdata;
134 assign empty = fifo_empty;
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 assign rdata_o = empty ? Width'(0) : rdata_int;
139 end else begin : gen_no_output_zero
140 1/1 assign rdata_o = rdata_int;
Tests: T5 T15 T28
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Total | Covered | Percent |
Conditions | 22 | 17 | 77.27 |
Logical | 22 | 17 | 77.27 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T15,T28 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T12,T15 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T12,T15 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T15,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T12,T15 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T15,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T15,T28 |
1 | 0 | 1 | Covered | T5,T15,T28 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T15,T28 |
LINE 130
EXPRESSION ((gen_normal_fifo.fifo_empty && wvalid_i) ? wdata_i : gen_normal_fifo.storage_rdata)
--------------------1-------------------
-1- | Status | Tests |
0 | Covered | T1,T2,T3 |
1 | Covered | T5,T15,T28 |
LINE 130
SUB-EXPRESSION (gen_normal_fifo.fifo_empty && wvalid_i)
-------------1------------ ----2---
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T15,T28 |
LINE 131
EXPRESSION (gen_normal_fifo.fifo_empty & ((~wvalid_i)))
-------------1------------ ------2------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T15,T28 |
1 | 0 | Covered | T5,T15,T28 |
1 | 1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
130 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
111 |
2 |
2 |
100.00 |
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T15,T28 |
0 |
Covered |
T1,T2,T3 |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T12,T15 |
0 |
0 |
Covered |
T5,T12,T15 |
111 if (fifo_incr_wptr) begin
-1-
112 storage[0] <= wdata_i;
==>
113 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T15,T28 |
0 |
Covered |
T5,T10,T11 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_sram_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
5633439 |
0 |
0 |
T5 |
3736 |
959 |
0 |
0 |
T10 |
144 |
0 |
0 |
0 |
T11 |
4770 |
0 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
0 |
0 |
0 |
T14 |
63914 |
0 |
0 |
0 |
T15 |
1040 |
587 |
0 |
0 |
T16 |
81465 |
0 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T28 |
0 |
20218 |
0 |
0 |
T32 |
0 |
1361 |
0 |
0 |
T34 |
0 |
30781 |
0 |
0 |
T37 |
0 |
10806 |
0 |
0 |
T44 |
0 |
51906 |
0 |
0 |
T68 |
0 |
215 |
0 |
0 |
T69 |
0 |
61321 |
0 |
0 |
T70 |
0 |
13211 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
27532972 |
0 |
0 |
T5 |
3736 |
3736 |
0 |
0 |
T10 |
144 |
0 |
0 |
0 |
T11 |
4770 |
0 |
0 |
0 |
T12 |
1196 |
720 |
0 |
0 |
T13 |
8346 |
0 |
0 |
0 |
T14 |
63914 |
0 |
0 |
0 |
T15 |
1040 |
1040 |
0 |
0 |
T16 |
81465 |
0 |
0 |
0 |
T17 |
21784 |
20016 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T28 |
0 |
53200 |
0 |
0 |
T29 |
0 |
82328 |
0 |
0 |
T31 |
0 |
1008 |
0 |
0 |
T32 |
0 |
2512 |
0 |
0 |
T33 |
0 |
55000 |
0 |
0 |
T34 |
0 |
157976 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
27532972 |
0 |
0 |
T5 |
3736 |
3736 |
0 |
0 |
T10 |
144 |
0 |
0 |
0 |
T11 |
4770 |
0 |
0 |
0 |
T12 |
1196 |
720 |
0 |
0 |
T13 |
8346 |
0 |
0 |
0 |
T14 |
63914 |
0 |
0 |
0 |
T15 |
1040 |
1040 |
0 |
0 |
T16 |
81465 |
0 |
0 |
0 |
T17 |
21784 |
20016 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T28 |
0 |
53200 |
0 |
0 |
T29 |
0 |
82328 |
0 |
0 |
T31 |
0 |
1008 |
0 |
0 |
T32 |
0 |
2512 |
0 |
0 |
T33 |
0 |
55000 |
0 |
0 |
T34 |
0 |
157976 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
27532972 |
0 |
0 |
T5 |
3736 |
3736 |
0 |
0 |
T10 |
144 |
0 |
0 |
0 |
T11 |
4770 |
0 |
0 |
0 |
T12 |
1196 |
720 |
0 |
0 |
T13 |
8346 |
0 |
0 |
0 |
T14 |
63914 |
0 |
0 |
0 |
T15 |
1040 |
1040 |
0 |
0 |
T16 |
81465 |
0 |
0 |
0 |
T17 |
21784 |
20016 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T28 |
0 |
53200 |
0 |
0 |
T29 |
0 |
82328 |
0 |
0 |
T31 |
0 |
1008 |
0 |
0 |
T32 |
0 |
2512 |
0 |
0 |
T33 |
0 |
55000 |
0 |
0 |
T34 |
0 |
157976 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
5633439 |
0 |
0 |
T5 |
3736 |
959 |
0 |
0 |
T10 |
144 |
0 |
0 |
0 |
T11 |
4770 |
0 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
0 |
0 |
0 |
T14 |
63914 |
0 |
0 |
0 |
T15 |
1040 |
587 |
0 |
0 |
T16 |
81465 |
0 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T28 |
0 |
20218 |
0 |
0 |
T32 |
0 |
1361 |
0 |
0 |
T34 |
0 |
30781 |
0 |
0 |
T37 |
0 |
10806 |
0 |
0 |
T44 |
0 |
51906 |
0 |
0 |
T68 |
0 |
215 |
0 |
0 |
T69 |
0 |
61321 |
0 |
0 |
T70 |
0 |
13211 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
TOTAL | | 14 | 14 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 120 | 1 | 1 | 100.00 |
ALWAYS | 123 | 2 | 2 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T5 T12 T15
72 1/1 under_rst <= ~under_rst;
Tests: T5 T12 T15
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 assign storage_rdata = storage[0];
109
110 always_ff @(posedge clk_i)
111 if (fifo_incr_wptr) begin
112 storage[0] <= wdata_i;
113 end
114
115 logic unused_ptrs;
116 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 1/1 assign storage_rdata = storage[fifo_rptr];
Tests: T1 T2 T3
121
122 always_ff @(posedge clk_i)
123 1/1 if (fifo_incr_wptr) begin
Tests: T5 T10 T11
124 1/1 storage[fifo_wptr] <= wdata_i;
Tests: T5 T15 T28
125 end
MISSING_ELSE
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
131 assign empty = fifo_empty & ~wvalid_i;
132 end else begin : gen_nopass
133 1/1 assign rdata_int = storage_rdata;
Tests: T5 T15 T28
134 1/1 assign empty = fifo_empty;
Tests: T1 T2 T3
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Total | Covered | Percent |
Conditions | 16 | 9 | 56.25 |
Logical | 16 | 9 | 56.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T5,T12,T15 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T5,T12,T15 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T5,T15,T28 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T5,T12,T15 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T15,T28 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T5,T15,T28 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (2'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T5,T15,T28 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
138 assign rdata_o = empty ? Width'(0) : rdata_int;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T15,T28 |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T5,T12,T15 |
0 |
0 |
Covered |
T5,T12,T15 |
123 if (fifo_incr_wptr) begin
-1-
124 storage[fifo_wptr] <= wdata_i;
==>
125 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T5,T15,T28 |
0 |
Covered |
T5,T10,T11 |
Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.u_req_fifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
181106 |
0 |
0 |
T5 |
3736 |
31 |
0 |
0 |
T10 |
144 |
0 |
0 |
0 |
T11 |
4770 |
0 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
0 |
0 |
0 |
T14 |
63914 |
0 |
0 |
0 |
T15 |
1040 |
19 |
0 |
0 |
T16 |
81465 |
0 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T28 |
0 |
647 |
0 |
0 |
T32 |
0 |
43 |
0 |
0 |
T34 |
0 |
988 |
0 |
0 |
T37 |
0 |
351 |
0 |
0 |
T44 |
0 |
1670 |
0 |
0 |
T68 |
0 |
7 |
0 |
0 |
T69 |
0 |
1968 |
0 |
0 |
T70 |
0 |
421 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
27532972 |
0 |
0 |
T5 |
3736 |
3736 |
0 |
0 |
T10 |
144 |
0 |
0 |
0 |
T11 |
4770 |
0 |
0 |
0 |
T12 |
1196 |
720 |
0 |
0 |
T13 |
8346 |
0 |
0 |
0 |
T14 |
63914 |
0 |
0 |
0 |
T15 |
1040 |
1040 |
0 |
0 |
T16 |
81465 |
0 |
0 |
0 |
T17 |
21784 |
20016 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T28 |
0 |
53200 |
0 |
0 |
T29 |
0 |
82328 |
0 |
0 |
T31 |
0 |
1008 |
0 |
0 |
T32 |
0 |
2512 |
0 |
0 |
T33 |
0 |
55000 |
0 |
0 |
T34 |
0 |
157976 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
27532972 |
0 |
0 |
T5 |
3736 |
3736 |
0 |
0 |
T10 |
144 |
0 |
0 |
0 |
T11 |
4770 |
0 |
0 |
0 |
T12 |
1196 |
720 |
0 |
0 |
T13 |
8346 |
0 |
0 |
0 |
T14 |
63914 |
0 |
0 |
0 |
T15 |
1040 |
1040 |
0 |
0 |
T16 |
81465 |
0 |
0 |
0 |
T17 |
21784 |
20016 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T28 |
0 |
53200 |
0 |
0 |
T29 |
0 |
82328 |
0 |
0 |
T31 |
0 |
1008 |
0 |
0 |
T32 |
0 |
2512 |
0 |
0 |
T33 |
0 |
55000 |
0 |
0 |
T34 |
0 |
157976 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
27532972 |
0 |
0 |
T5 |
3736 |
3736 |
0 |
0 |
T10 |
144 |
0 |
0 |
0 |
T11 |
4770 |
0 |
0 |
0 |
T12 |
1196 |
720 |
0 |
0 |
T13 |
8346 |
0 |
0 |
0 |
T14 |
63914 |
0 |
0 |
0 |
T15 |
1040 |
1040 |
0 |
0 |
T16 |
81465 |
0 |
0 |
0 |
T17 |
21784 |
20016 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T28 |
0 |
53200 |
0 |
0 |
T29 |
0 |
82328 |
0 |
0 |
T31 |
0 |
1008 |
0 |
0 |
T32 |
0 |
2512 |
0 |
0 |
T33 |
0 |
55000 |
0 |
0 |
T34 |
0 |
157976 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146819289 |
181106 |
0 |
0 |
T5 |
3736 |
31 |
0 |
0 |
T10 |
144 |
0 |
0 |
0 |
T11 |
4770 |
0 |
0 |
0 |
T12 |
1196 |
0 |
0 |
0 |
T13 |
8346 |
0 |
0 |
0 |
T14 |
63914 |
0 |
0 |
0 |
T15 |
1040 |
19 |
0 |
0 |
T16 |
81465 |
0 |
0 |
0 |
T17 |
21784 |
0 |
0 |
0 |
T18 |
55376 |
0 |
0 |
0 |
T28 |
0 |
647 |
0 |
0 |
T32 |
0 |
43 |
0 |
0 |
T34 |
0 |
988 |
0 |
0 |
T37 |
0 |
351 |
0 |
0 |
T44 |
0 |
1670 |
0 |
0 |
T68 |
0 |
7 |
0 |
0 |
T69 |
0 |
1968 |
0 |
0 |
T70 |
0 |
421 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 15 | 100.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 1 | 100.00 |
ALWAYS | 111 | 2 | 2 | 100.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 1 | 100.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T1 T2 T3
72 1/1 under_rst <= ~under_rst;
Tests: T1 T2 T3
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 1/1 assign storage_rdata = storage[0];
Tests: T4 T7 T10
109
110 always_ff @(posedge clk_i)
111 1/1 if (fifo_incr_wptr) begin
Tests: T1 T2 T3
112 1/1 storage[0] <= wdata_i;
Tests: T4 T7 T10
113 end
MISSING_ELSE
114
115 logic unused_ptrs;
116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
Tests: T1 T2 T3
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 assign storage_rdata = storage[fifo_rptr];
121
122 always_ff @(posedge clk_i)
123 if (fifo_incr_wptr) begin
124 storage[fifo_wptr] <= wdata_i;
125 end
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
131 assign empty = fifo_empty & ~wvalid_i;
132 end else begin : gen_nopass
133 1/1 assign rdata_int = storage_rdata;
Tests: T4 T7 T10
134 1/1 assign empty = fifo_empty;
Tests: T1 T2 T3
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Total | Covered | Percent |
Conditions | 16 | 11 | 68.75 |
Logical | 16 | 11 | 68.75 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T4,T7,T10 |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Covered | T4,T7,T10 |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T10 |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Covered | T4,T7,T27 |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Covered | T4,T7,T10 |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (17'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Covered | T4,T7,T10 |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
7 |
100.00 |
TERNARY |
138 |
2 |
2 |
100.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
2 |
100.00 |
138 assign rdata_o = empty ? Width'(0) : rdata_int;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T7,T10 |
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
123 if (fifo_incr_wptr) begin
-1-
124 storage[fifo_wptr] <= wdata_i;
==>
125 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T4,T7,T10 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_reqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476016558 |
3054102 |
0 |
0 |
T4 |
2958 |
454 |
0 |
0 |
T5 |
2312 |
0 |
0 |
0 |
T6 |
1396 |
0 |
0 |
0 |
T7 |
10337 |
3676 |
0 |
0 |
T8 |
1711 |
0 |
0 |
0 |
T9 |
2928 |
0 |
0 |
0 |
T10 |
4250 |
832 |
0 |
0 |
T11 |
17321 |
832 |
0 |
0 |
T12 |
8929 |
0 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
840 |
0 |
0 |
T16 |
0 |
3755 |
0 |
0 |
T18 |
0 |
832 |
0 |
0 |
T19 |
0 |
832 |
0 |
0 |
T27 |
3415 |
424 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476016558 |
475930849 |
0 |
0 |
T1 |
804 |
712 |
0 |
0 |
T2 |
1912 |
1823 |
0 |
0 |
T3 |
1178 |
1124 |
0 |
0 |
T4 |
2958 |
2905 |
0 |
0 |
T5 |
2312 |
2227 |
0 |
0 |
T6 |
1396 |
1325 |
0 |
0 |
T7 |
10337 |
10252 |
0 |
0 |
T8 |
1711 |
1620 |
0 |
0 |
T9 |
2928 |
2013 |
0 |
0 |
T10 |
4250 |
4152 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476016558 |
475930849 |
0 |
0 |
T1 |
804 |
712 |
0 |
0 |
T2 |
1912 |
1823 |
0 |
0 |
T3 |
1178 |
1124 |
0 |
0 |
T4 |
2958 |
2905 |
0 |
0 |
T5 |
2312 |
2227 |
0 |
0 |
T6 |
1396 |
1325 |
0 |
0 |
T7 |
10337 |
10252 |
0 |
0 |
T8 |
1711 |
1620 |
0 |
0 |
T9 |
2928 |
2013 |
0 |
0 |
T10 |
4250 |
4152 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476016558 |
475930849 |
0 |
0 |
T1 |
804 |
712 |
0 |
0 |
T2 |
1912 |
1823 |
0 |
0 |
T3 |
1178 |
1124 |
0 |
0 |
T4 |
2958 |
2905 |
0 |
0 |
T5 |
2312 |
2227 |
0 |
0 |
T6 |
1396 |
1325 |
0 |
0 |
T7 |
10337 |
10252 |
0 |
0 |
T8 |
1711 |
1620 |
0 |
0 |
T9 |
2928 |
2013 |
0 |
0 |
T10 |
4250 |
4152 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476016558 |
3054102 |
0 |
0 |
T4 |
2958 |
454 |
0 |
0 |
T5 |
2312 |
0 |
0 |
0 |
T6 |
1396 |
0 |
0 |
0 |
T7 |
10337 |
3676 |
0 |
0 |
T8 |
1711 |
0 |
0 |
0 |
T9 |
2928 |
0 |
0 |
0 |
T10 |
4250 |
832 |
0 |
0 |
T11 |
17321 |
832 |
0 |
0 |
T12 |
8929 |
0 |
0 |
0 |
T13 |
0 |
832 |
0 |
0 |
T14 |
0 |
840 |
0 |
0 |
T16 |
0 |
3755 |
0 |
0 |
T18 |
0 |
832 |
0 |
0 |
T19 |
0 |
832 |
0 |
0 |
T27 |
3415 |
424 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
TOTAL | | 15 | 12 | 80.00 |
ALWAYS | 69 | 4 | 4 | 100.00 |
CONT_ASSIGN | 81 | 1 | 1 | 100.00 |
CONT_ASSIGN | 82 | 1 | 1 | 100.00 |
CONT_ASSIGN | 100 | 1 | 1 | 100.00 |
CONT_ASSIGN | 101 | 1 | 1 | 100.00 |
CONT_ASSIGN | 108 | 1 | 0 | 0.00 |
ALWAYS | 111 | 2 | 1 | 50.00 |
CONT_ASSIGN | 116 | 1 | 1 | 100.00 |
CONT_ASSIGN | 133 | 1 | 0 | 0.00 |
CONT_ASSIGN | 134 | 1 | 1 | 100.00 |
CONT_ASSIGN | 138 | 1 | 1 | 100.00 |
68 always_ff @(posedge clk_i or negedge rst_ni) begin
69 1/1 if (!rst_ni) begin
Tests: T1 T2 T3
70 1/1 under_rst <= 1'b1;
Tests: T1 T2 T3
71 1/1 end else if (under_rst) begin
Tests: T1 T2 T3
72 1/1 under_rst <= ~under_rst;
Tests: T1 T2 T3
73 end
MISSING_ELSE
74 end
75
76 logic empty;
77
78 // full and not ready for write are two different concepts.
79 // The latter can be '0' when under reset, while the former is an indication that no more
80 // entries can be written.
81 1/1 assign wready_o = ~full_o & ~under_rst;
Tests: T1 T2 T3
82 1/1 assign rvalid_o = ~empty & ~under_rst;
Tests: T1 T2 T3
83
84 prim_fifo_sync_cnt #(
85 .Depth(Depth),
86 .Secure(Secure)
87 ) u_fifo_cnt (
88 .clk_i,
89 .rst_ni,
90 .clr_i,
91 .incr_wptr_i(fifo_incr_wptr),
92 .incr_rptr_i(fifo_incr_rptr),
93 .wptr_o(fifo_wptr),
94 .rptr_o(fifo_rptr),
95 .full_o,
96 .empty_o(fifo_empty),
97 .depth_o,
98 .err_o
99 );
100 1/1 assign fifo_incr_wptr = wvalid_i & wready_o & ~under_rst;
Tests: T1 T2 T3
101 1/1 assign fifo_incr_rptr = rvalid_o & rready_i & ~under_rst;
Tests: T1 T2 T3
102
103 // the generate blocks below are needed to avoid lint errors due to array indexing
104 // in the where the fifo only has one storage element
105 logic [Depth-1:0][Width-1:0] storage;
106 logic [Width-1:0] storage_rdata;
107 if (Depth == 1) begin : gen_depth_eq1
108 0/1 ==> assign storage_rdata = storage[0];
109
110 always_ff @(posedge clk_i)
111 1/1 if (fifo_incr_wptr) begin
Tests: T1 T2 T3
112 0/1 ==> storage[0] <= wdata_i;
113 end
MISSING_ELSE
114
115 logic unused_ptrs;
116 1/1 assign unused_ptrs = ^{fifo_wptr, fifo_rptr};
Tests: T1 T2 T3
117
118 // fifo with more than one storage element
119 end else begin : gen_depth_gt1
120 assign storage_rdata = storage[fifo_rptr];
121
122 always_ff @(posedge clk_i)
123 if (fifo_incr_wptr) begin
124 storage[fifo_wptr] <= wdata_i;
125 end
126 end
127
128 logic [Width-1:0] rdata_int;
129 if (Pass == 1'b1) begin : gen_pass
130 assign rdata_int = (fifo_empty && wvalid_i) ? wdata_i : storage_rdata;
131 assign empty = fifo_empty & ~wvalid_i;
132 end else begin : gen_nopass
133 0/1 ==> assign rdata_int = storage_rdata;
134 1/1 assign empty = fifo_empty;
Tests: T1 T2 T3
135 end
136
137 if (OutputZeroIfEmpty == 1'b1) begin : gen_output_zero
138 1/1 assign rdata_o = empty ? Width'(0) : rdata_int;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Total | Covered | Percent |
Conditions | 16 | 5 | 31.25 |
Logical | 16 | 5 | 31.25 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 81
EXPRESSION (((~full_o)) & ((~gen_normal_fifo.under_rst)))
-----1----- ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Not Covered | |
1 | 0 | Covered | T1,T2,T3 |
1 | 1 | Covered | T1,T2,T3 |
LINE 82
EXPRESSION (((~gen_normal_fifo.empty)) & ((~gen_normal_fifo.under_rst)))
-------------1------------ ---------------2--------------
-1- | -2- | Status | Tests |
0 | 1 | Covered | T1,T2,T3 |
1 | 0 | Not Covered | |
1 | 1 | Not Covered | |
LINE 100
EXPRESSION (wvalid_i & wready_o & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Covered | T1,T2,T3 |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 101
EXPRESSION (rvalid_o & rready_i & ((~gen_normal_fifo.under_rst)))
----1--- ----2--- ---------------3--------------
-1- | -2- | -3- | Status | Tests |
0 | 1 | 1 | Not Covered | |
1 | 0 | 1 | Not Covered | |
1 | 1 | 0 | Not Covered | |
1 | 1 | 1 | Not Covered | |
LINE 138
EXPRESSION (gen_normal_fifo.empty ? (5'(0)) : gen_normal_fifo.rdata_int)
----------1----------
-1- | Status | Tests |
0 | Not Covered | |
1 | Covered | T1,T2,T3 |
Branch Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
| Line No. | Total | Covered | Percent |
Branches |
|
7 |
5 |
71.43 |
TERNARY |
138 |
2 |
1 |
50.00 |
IF |
69 |
3 |
3 |
100.00 |
IF |
123 |
2 |
1 |
50.00 |
138 assign rdata_o = empty ? Width'(0) : rdata_int;
-1-
==>
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Not Covered |
|
69 if (!rst_ni) begin
-1-
70 under_rst <= 1'b1;
==>
71 end else if (under_rst) begin
-2-
72 under_rst <= ~under_rst;
==>
73 end
MISSING_ELSE
==>
Branches:
-1- | -2- | Status | Tests |
1 |
- |
Covered |
T1,T2,T3 |
0 |
1 |
Covered |
T1,T2,T3 |
0 |
0 |
Covered |
T1,T2,T3 |
123 if (fifo_incr_wptr) begin
-1-
124 storage[fifo_wptr] <= wdata_i;
==>
125 end
MISSING_ELSE
==>
Branches:
-1- | Status | Tests |
1 |
Not Covered |
|
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sramreqfifo
Assertion Details
DataKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476016558 |
0 |
0 |
0 |
DepthKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476016558 |
475930849 |
0 |
0 |
T1 |
804 |
712 |
0 |
0 |
T2 |
1912 |
1823 |
0 |
0 |
T3 |
1178 |
1124 |
0 |
0 |
T4 |
2958 |
2905 |
0 |
0 |
T5 |
2312 |
2227 |
0 |
0 |
T6 |
1396 |
1325 |
0 |
0 |
T7 |
10337 |
10252 |
0 |
0 |
T8 |
1711 |
1620 |
0 |
0 |
T9 |
2928 |
2013 |
0 |
0 |
T10 |
4250 |
4152 |
0 |
0 |
RvalidKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476016558 |
475930849 |
0 |
0 |
T1 |
804 |
712 |
0 |
0 |
T2 |
1912 |
1823 |
0 |
0 |
T3 |
1178 |
1124 |
0 |
0 |
T4 |
2958 |
2905 |
0 |
0 |
T5 |
2312 |
2227 |
0 |
0 |
T6 |
1396 |
1325 |
0 |
0 |
T7 |
10337 |
10252 |
0 |
0 |
T8 |
1711 |
1620 |
0 |
0 |
T9 |
2928 |
2013 |
0 |
0 |
T10 |
4250 |
4152 |
0 |
0 |
WreadyKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476016558 |
475930849 |
0 |
0 |
T1 |
804 |
712 |
0 |
0 |
T2 |
1912 |
1823 |
0 |
0 |
T3 |
1178 |
1124 |
0 |
0 |
T4 |
2958 |
2905 |
0 |
0 |
T5 |
2312 |
2227 |
0 |
0 |
T6 |
1396 |
1325 |
0 |
0 |
T7 |
10337 |
10252 |
0 |
0 |
T8 |
1711 |
1620 |
0 |
0 |
T9 |
2928 |
2013 |
0 |
0 |
T10 |
4250 |
4152 |
0 |
0 |
gen_normal_fifo.depthShallNotExceedParamDepth
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
476016558 |
0 |
0 |
0 |