Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T4 T5 T6
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T13,T48 |
1 | 0 | Covered | T11,T13,T48 |
1 | 1 | Covered | T11,T13,T48 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T13,T48 |
1 | 0 | Covered | T11,T13,T48 |
1 | 1 | Covered | T11,T13,T48 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T6 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1345053936 |
2754 |
0 |
0 |
T11 |
39400 |
5 |
0 |
0 |
T12 |
440588 |
0 |
0 |
0 |
T13 |
54752 |
7 |
0 |
0 |
T14 |
9954 |
0 |
0 |
0 |
T15 |
7602 |
0 |
0 |
0 |
T16 |
3220 |
0 |
0 |
0 |
T24 |
3192 |
0 |
0 |
0 |
T25 |
5582 |
0 |
0 |
0 |
T27 |
2158 |
0 |
0 |
0 |
T36 |
4271 |
0 |
0 |
0 |
T37 |
5906 |
0 |
0 |
0 |
T39 |
1714 |
0 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T55 |
394867 |
11 |
0 |
0 |
T56 |
0 |
11 |
0 |
0 |
T63 |
0 |
6 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
8 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
T92 |
121282 |
0 |
0 |
0 |
T93 |
190956 |
0 |
0 |
0 |
T94 |
198559 |
0 |
0 |
0 |
T95 |
270937 |
0 |
0 |
0 |
T96 |
22899 |
7 |
0 |
0 |
T97 |
0 |
13 |
0 |
0 |
T111 |
0 |
4 |
0 |
0 |
T112 |
0 |
6 |
0 |
0 |
T113 |
0 |
5 |
0 |
0 |
T119 |
0 |
7 |
0 |
0 |
T123 |
1570 |
0 |
0 |
0 |
T124 |
1198 |
0 |
0 |
0 |
T192 |
0 |
7 |
0 |
0 |
T193 |
0 |
7 |
0 |
0 |
T194 |
0 |
7 |
0 |
0 |
T195 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
440573589 |
2754 |
0 |
0 |
T11 |
32496 |
5 |
0 |
0 |
T12 |
62160 |
0 |
0 |
0 |
T13 |
32612 |
7 |
0 |
0 |
T17 |
160 |
0 |
0 |
0 |
T18 |
15360 |
0 |
0 |
0 |
T19 |
555448 |
0 |
0 |
0 |
T20 |
54240 |
0 |
0 |
0 |
T25 |
288 |
0 |
0 |
0 |
T26 |
82688 |
0 |
0 |
0 |
T27 |
160 |
0 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T55 |
341697 |
11 |
0 |
0 |
T56 |
0 |
11 |
0 |
0 |
T63 |
0 |
6 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
8 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
T89 |
30343 |
0 |
0 |
0 |
T90 |
728 |
0 |
0 |
0 |
T92 |
23544 |
0 |
0 |
0 |
T93 |
26848 |
0 |
0 |
0 |
T94 |
91806 |
0 |
0 |
0 |
T95 |
44660 |
0 |
0 |
0 |
T96 |
19631 |
7 |
0 |
0 |
T97 |
92992 |
13 |
0 |
0 |
T111 |
0 |
4 |
0 |
0 |
T112 |
0 |
6 |
0 |
0 |
T113 |
0 |
5 |
0 |
0 |
T114 |
144 |
0 |
0 |
0 |
T119 |
0 |
7 |
0 |
0 |
T192 |
0 |
7 |
0 |
0 |
T193 |
0 |
7 |
0 |
0 |
T194 |
0 |
7 |
0 |
0 |
T195 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T4 T5 T6
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T13,T48 |
1 | 0 | Covered | T11,T13,T48 |
1 | 1 | Covered | T11,T13,T48 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T13,T48 |
1 | 0 | Covered | T11,T13,T48 |
1 | 1 | Covered | T11,T13,T48 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T6 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
448351312 |
182 |
0 |
0 |
T11 |
19700 |
3 |
0 |
0 |
T12 |
220294 |
0 |
0 |
0 |
T13 |
27376 |
2 |
0 |
0 |
T14 |
4977 |
0 |
0 |
0 |
T15 |
3801 |
0 |
0 |
0 |
T16 |
1610 |
0 |
0 |
0 |
T24 |
1596 |
0 |
0 |
0 |
T25 |
2791 |
0 |
0 |
0 |
T27 |
1079 |
0 |
0 |
0 |
T39 |
857 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
0 |
7 |
0 |
0 |
T119 |
0 |
2 |
0 |
0 |
T192 |
0 |
2 |
0 |
0 |
T193 |
0 |
2 |
0 |
0 |
T194 |
0 |
2 |
0 |
0 |
T195 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146857863 |
182 |
0 |
0 |
T11 |
16248 |
3 |
0 |
0 |
T12 |
31080 |
0 |
0 |
0 |
T13 |
16306 |
2 |
0 |
0 |
T17 |
80 |
0 |
0 |
0 |
T18 |
7680 |
0 |
0 |
0 |
T19 |
277724 |
0 |
0 |
0 |
T20 |
27120 |
0 |
0 |
0 |
T25 |
144 |
0 |
0 |
0 |
T26 |
41344 |
0 |
0 |
0 |
T27 |
80 |
0 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T96 |
0 |
2 |
0 |
0 |
T97 |
0 |
7 |
0 |
0 |
T119 |
0 |
2 |
0 |
0 |
T192 |
0 |
2 |
0 |
0 |
T193 |
0 |
2 |
0 |
0 |
T194 |
0 |
2 |
0 |
0 |
T195 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T4 T5 T6
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T11,T13,T48 |
1 | 0 | Covered | T11,T13,T48 |
1 | 1 | Covered | T11,T13,T48 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T11,T13,T48 |
1 | 0 | Covered | T11,T13,T48 |
1 | 1 | Covered | T11,T13,T48 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T6 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
448351312 |
319 |
0 |
0 |
T11 |
19700 |
2 |
0 |
0 |
T12 |
220294 |
0 |
0 |
0 |
T13 |
27376 |
5 |
0 |
0 |
T14 |
4977 |
0 |
0 |
0 |
T15 |
3801 |
0 |
0 |
0 |
T16 |
1610 |
0 |
0 |
0 |
T24 |
1596 |
0 |
0 |
0 |
T25 |
2791 |
0 |
0 |
0 |
T27 |
1079 |
0 |
0 |
0 |
T39 |
857 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T96 |
0 |
5 |
0 |
0 |
T97 |
0 |
6 |
0 |
0 |
T119 |
0 |
5 |
0 |
0 |
T192 |
0 |
5 |
0 |
0 |
T193 |
0 |
5 |
0 |
0 |
T194 |
0 |
5 |
0 |
0 |
T195 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146857863 |
319 |
0 |
0 |
T11 |
16248 |
2 |
0 |
0 |
T12 |
31080 |
0 |
0 |
0 |
T13 |
16306 |
5 |
0 |
0 |
T17 |
80 |
0 |
0 |
0 |
T18 |
7680 |
0 |
0 |
0 |
T19 |
277724 |
0 |
0 |
0 |
T20 |
27120 |
0 |
0 |
0 |
T25 |
144 |
0 |
0 |
0 |
T26 |
41344 |
0 |
0 |
0 |
T27 |
80 |
0 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T96 |
0 |
5 |
0 |
0 |
T97 |
0 |
6 |
0 |
0 |
T119 |
0 |
5 |
0 |
0 |
T192 |
0 |
5 |
0 |
0 |
T193 |
0 |
5 |
0 |
0 |
T194 |
0 |
5 |
0 |
0 |
T195 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T4 T5 T6
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T6 |
0 | 1 | Covered | T55,T56,T45 |
1 | 0 | Covered | T55,T56,T45 |
1 | 1 | Covered | T55,T56,T45 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T55,T56,T45 |
1 | 0 | Covered | T55,T56,T45 |
1 | 1 | Covered | T55,T56,T45 |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T6 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
448351312 |
2253 |
0 |
0 |
T36 |
4271 |
0 |
0 |
0 |
T37 |
5906 |
0 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T55 |
394867 |
11 |
0 |
0 |
T56 |
0 |
11 |
0 |
0 |
T63 |
0 |
6 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
8 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
T92 |
121282 |
0 |
0 |
0 |
T93 |
190956 |
0 |
0 |
0 |
T94 |
198559 |
0 |
0 |
0 |
T95 |
270937 |
0 |
0 |
0 |
T96 |
22899 |
0 |
0 |
0 |
T111 |
0 |
4 |
0 |
0 |
T112 |
0 |
6 |
0 |
0 |
T113 |
0 |
5 |
0 |
0 |
T123 |
1570 |
0 |
0 |
0 |
T124 |
1198 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
146857863 |
2253 |
0 |
0 |
T45 |
0 |
5 |
0 |
0 |
T55 |
341697 |
11 |
0 |
0 |
T56 |
0 |
11 |
0 |
0 |
T63 |
0 |
6 |
0 |
0 |
T71 |
0 |
4 |
0 |
0 |
T72 |
0 |
8 |
0 |
0 |
T73 |
0 |
7 |
0 |
0 |
T89 |
30343 |
0 |
0 |
0 |
T90 |
728 |
0 |
0 |
0 |
T92 |
23544 |
0 |
0 |
0 |
T93 |
26848 |
0 |
0 |
0 |
T94 |
91806 |
0 |
0 |
0 |
T95 |
44660 |
0 |
0 |
0 |
T96 |
19631 |
0 |
0 |
0 |
T97 |
92992 |
0 |
0 |
0 |
T111 |
0 |
4 |
0 |
0 |
T112 |
0 |
6 |
0 |
0 |
T113 |
0 |
5 |
0 |
0 |
T114 |
144 |
0 |
0 |
0 |