Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.69 100.00 77.78 90.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.69 100.00 77.78 90.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 100.00 88.89 100.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 100.00 88.89 100.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.53 100.00 88.89 100.00 81.25


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.53 100.00 88.89 100.00 81.25


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 + N=5,DW=75,EnDataPort=1,IdxW=3 )
Line Coverage for Module self-instances :
SCORELINE
90.97 100.00
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

SCORELINE
92.53 100.00
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T5 T6 T7  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T5 T6 T7  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T5 T6 T7  128 end MISSING_ELSE

Line Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Line Coverage for Module self-instances :
SCORELINE
85.69 100.00
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T4 T6 T15  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T6 T16 T30  101 1/1 end else if (valid_o && !ready_i) begin Tests: T4 T6 T15  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T6 T16 T30  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T6 T16 T30  128 end MISSING_ELSE

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Cond Coverage for Module self-instances :
SCORECOND
85.69 77.78
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9777.78
Logical9777.78
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT6,T16,T30
10CoveredT6,T16,T30

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT4,T6,T15
10Unreachable
11CoveredT6,T16,T30

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 )
Cond Coverage for Module self-instances :
SCORECOND
90.97 88.89
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT52,T53,T54

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT52,T53,T54
10CoveredT18,T52,T53

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT9,T12,T13
10Unreachable
11CoveredT52,T53,T54

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=5,DW=75,EnDataPort=1,IdxW=3 )
Cond Coverage for Module self-instances :
SCORECOND
92.53 88.89
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT5,T6,T28

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT5,T6,T28
10CoveredT5,T6,T7

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT5,T6,T7

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Module : prim_arbiter_ppc
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T5,T6,T28
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T5,T6,T7
0 0 1 Unreachable
0 0 0 Covered T1,T4,T6


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T5,T6,T7
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T5,T6,T7
0 Covered T1,T2,T3


Assert Coverage for Module : prim_arbiter_ppc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 805637704 646597411 0 0
CheckNGreaterZero_A 2928 2928 0 0
GntImpliesReady_A 805637704 3835496 0 0
GntImpliesValid_A 805637704 3835496 0 0
GrantKnown_A 805637704 646597411 0 0
IdxKnown_A 805637704 646597411 0 0
IndexIsCorrect_A 805637704 3835496 0 0
LockArbDecision_A 805637704 0 0 0
NoReadyValidNoGrant_A 805637704 0 0 0
ReadyAndValidImplyGrant_A 805637704 3835496 0 0
ReqAndReadyImplyGrant_A 805637704 3835496 0 0
ReqImpliesValid_A 805637704 3835496 0 0
ReqStaysHighUntilGranted0_M 805637704 0 0 0
RoundRobin_A 805637704 1 0 976
ValidKnown_A 805637704 646597411 0 0
gen_data_port_assertion.DataFlow_A 805637704 3835496 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 646597411 0 0
T1 2114 2064 0 0
T2 1227 1128 0 0
T3 840 787 0 0
T4 1515 1458 0 0
T5 1202 1131 0 0
T6 8789 8505 0 0
T7 2668 2580 0 0
T8 1126 1054 0 0
T9 75406 45982 0 0
T10 5781 4182 0 0
T12 40372 20186 0 0
T13 56064 27224 0 0
T14 119812 59906 0 0
T15 2564 864 0 0
T16 10068 4744 0 0
T17 29936 0 0 0
T18 196 0 0 0
T19 15944 0 0 0
T20 199 0 0 0
T30 0 272112 0 0
T31 0 4544 0 0
T32 0 302648 0 0
T33 0 94712 0 0
T34 0 202760 0 0
T35 0 504 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2928 2928 0 0
T1 3 3 0 0
T2 3 3 0 0
T3 3 3 0 0
T4 3 3 0 0
T5 3 3 0 0
T6 3 3 0 0
T7 3 3 0 0
T8 3 3 0 0
T9 3 3 0 0
T10 3 3 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 3835496 0 0
T5 1202 200 0 0
T6 8789 107 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 46901 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 30244 832 0 0
T13 28032 832 0 0
T14 59906 832 0 0
T15 1282 0 0 0
T16 5034 402 0 0
T17 14968 832 0 0
T18 98 0 0 0
T19 15944 0 0 0
T27 991 0 0 0
T28 1403 200 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 319014 3390 0 0
T53 0 2109 0 0
T54 0 2847 0 0
T63 0 3711 0 0
T76 0 4429 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 3835496 0 0
T5 1202 200 0 0
T6 8789 107 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 46901 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 30244 832 0 0
T13 28032 832 0 0
T14 59906 832 0 0
T15 1282 0 0 0
T16 5034 402 0 0
T17 14968 832 0 0
T18 98 0 0 0
T19 15944 0 0 0
T27 991 0 0 0
T28 1403 200 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 319014 3390 0 0
T53 0 2109 0 0
T54 0 2847 0 0
T63 0 3711 0 0
T76 0 4429 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 646597411 0 0
T1 2114 2064 0 0
T2 1227 1128 0 0
T3 840 787 0 0
T4 1515 1458 0 0
T5 1202 1131 0 0
T6 8789 8505 0 0
T7 2668 2580 0 0
T8 1126 1054 0 0
T9 75406 45982 0 0
T10 5781 4182 0 0
T12 40372 20186 0 0
T13 56064 27224 0 0
T14 119812 59906 0 0
T15 2564 864 0 0
T16 10068 4744 0 0
T17 29936 0 0 0
T18 196 0 0 0
T19 15944 0 0 0
T20 199 0 0 0
T30 0 272112 0 0
T31 0 4544 0 0
T32 0 302648 0 0
T33 0 94712 0 0
T34 0 202760 0 0
T35 0 504 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 646597411 0 0
T1 2114 2064 0 0
T2 1227 1128 0 0
T3 840 787 0 0
T4 1515 1458 0 0
T5 1202 1131 0 0
T6 8789 8505 0 0
T7 2668 2580 0 0
T8 1126 1054 0 0
T9 75406 45982 0 0
T10 5781 4182 0 0
T12 40372 20186 0 0
T13 56064 27224 0 0
T14 119812 59906 0 0
T15 2564 864 0 0
T16 10068 4744 0 0
T17 29936 0 0 0
T18 196 0 0 0
T19 15944 0 0 0
T20 199 0 0 0
T30 0 272112 0 0
T31 0 4544 0 0
T32 0 302648 0 0
T33 0 94712 0 0
T34 0 202760 0 0
T35 0 504 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 3835496 0 0
T5 1202 200 0 0
T6 8789 107 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 46901 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 30244 832 0 0
T13 28032 832 0 0
T14 59906 832 0 0
T15 1282 0 0 0
T16 5034 402 0 0
T17 14968 832 0 0
T18 98 0 0 0
T19 15944 0 0 0
T27 991 0 0 0
T28 1403 200 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 319014 3390 0 0
T53 0 2109 0 0
T54 0 2847 0 0
T63 0 3711 0 0
T76 0 4429 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 3835496 0 0
T5 1202 200 0 0
T6 8789 107 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 46901 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 30244 832 0 0
T13 28032 832 0 0
T14 59906 832 0 0
T15 1282 0 0 0
T16 5034 402 0 0
T17 14968 832 0 0
T18 98 0 0 0
T19 15944 0 0 0
T27 991 0 0 0
T28 1403 200 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 319014 3390 0 0
T53 0 2109 0 0
T54 0 2847 0 0
T63 0 3711 0 0
T76 0 4429 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 3835496 0 0
T5 1202 200 0 0
T6 8789 107 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 46901 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 30244 832 0 0
T13 28032 832 0 0
T14 59906 832 0 0
T15 1282 0 0 0
T16 5034 402 0 0
T17 14968 832 0 0
T18 98 0 0 0
T19 15944 0 0 0
T27 991 0 0 0
T28 1403 200 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 319014 3390 0 0
T53 0 2109 0 0
T54 0 2847 0 0
T63 0 3711 0 0
T76 0 4429 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 3835496 0 0
T5 1202 200 0 0
T6 8789 107 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 46901 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 30244 832 0 0
T13 28032 832 0 0
T14 59906 832 0 0
T15 1282 0 0 0
T16 5034 402 0 0
T17 14968 832 0 0
T18 98 0 0 0
T19 15944 0 0 0
T27 991 0 0 0
T28 1403 200 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 319014 3390 0 0
T53 0 2109 0 0
T54 0 2847 0 0
T63 0 3711 0 0
T76 0 4429 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 1 0 976
T81 673843 1 0 1
T82 396693 0 0 1
T83 500470 0 0 1
T84 526961 0 0 1
T85 317383 0 0 1
T86 529050 0 0 1
T87 713798 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 646597411 0 0
T1 2114 2064 0 0
T2 1227 1128 0 0
T3 840 787 0 0
T4 1515 1458 0 0
T5 1202 1131 0 0
T6 8789 8505 0 0
T7 2668 2580 0 0
T8 1126 1054 0 0
T9 75406 45982 0 0
T10 5781 4182 0 0
T12 40372 20186 0 0
T13 56064 27224 0 0
T14 119812 59906 0 0
T15 2564 864 0 0
T16 10068 4744 0 0
T17 29936 0 0 0
T18 196 0 0 0
T19 15944 0 0 0
T20 199 0 0 0
T30 0 272112 0 0
T31 0 4544 0 0
T32 0 302648 0 0
T33 0 94712 0 0
T34 0 202760 0 0
T35 0 504 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 805637704 3835496 0 0
T5 1202 200 0 0
T6 8789 107 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 46901 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 30244 832 0 0
T13 28032 832 0 0
T14 59906 832 0 0
T15 1282 0 0 0
T16 5034 402 0 0
T17 14968 832 0 0
T18 98 0 0 0
T19 15944 0 0 0
T27 991 0 0 0
T28 1403 200 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 319014 3390 0 0
T53 0 2109 0 0
T54 0 2847 0 0
T63 0 3711 0 0
T76 0 4429 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T4 T6 T15  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T6 T16 T30  101 1/1 end else if (valid_o && !ready_i) begin Tests: T4 T6 T15  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T6 T16 T30  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T6 T16 T30  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9777.78
Logical9777.78
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT6,T16,T30
10CoveredT6,T16,T30

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT4,T6,T15
10Unreachable
11CoveredT6,T16,T30

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 9 90.00
TERNARY 76 2 1 50.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T6,T16,T30
0 0 1 Unreachable
0 0 0 Covered T4,T6,T15


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T6,T16,T30
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T6,T16,T30
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 157545652 30113691 0 0
CheckNGreaterZero_A 976 976 0 0
GntImpliesReady_A 157545652 641182 0 0
GntImpliesValid_A 157545652 641182 0 0
GrantKnown_A 157545652 30113691 0 0
IdxKnown_A 157545652 30113691 0 0
IndexIsCorrect_A 157545652 641182 0 0
LockArbDecision_A 157545652 0 0 0
NoReadyValidNoGrant_A 157545652 0 0 0
ReadyAndValidImplyGrant_A 157545652 641182 0 0
ReqAndReadyImplyGrant_A 157545652 641182 0 0
ReqImpliesValid_A 157545652 641182 0 0
ReqStaysHighUntilGranted0_M 157545652 0 0 0
RoundRobin_A 157545652 0 0 0
ValidKnown_A 157545652 30113691 0 0
gen_data_port_assertion.DataFlow_A 157545652 641182 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 30113691 0 0
T4 72 72 0 0
T6 1964 1768 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 864 0 0
T16 5034 4744 0 0
T17 14968 0 0 0
T18 98 0 0 0
T30 0 272112 0 0
T31 0 4544 0 0
T32 0 302648 0 0
T33 0 94712 0 0
T34 0 202760 0 0
T35 0 504 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 976 976 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 641182 0 0
T6 1964 70 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 0 0 0
T16 5034 273 0 0
T17 14968 0 0 0
T18 98 0 0 0
T19 15944 0 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 0 1955 0 0
T53 0 503 0 0
T76 0 4429 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 641182 0 0
T6 1964 70 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 0 0 0
T16 5034 273 0 0
T17 14968 0 0 0
T18 98 0 0 0
T19 15944 0 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 0 1955 0 0
T53 0 503 0 0
T76 0 4429 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 30113691 0 0
T4 72 72 0 0
T6 1964 1768 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 864 0 0
T16 5034 4744 0 0
T17 14968 0 0 0
T18 98 0 0 0
T30 0 272112 0 0
T31 0 4544 0 0
T32 0 302648 0 0
T33 0 94712 0 0
T34 0 202760 0 0
T35 0 504 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 30113691 0 0
T4 72 72 0 0
T6 1964 1768 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 864 0 0
T16 5034 4744 0 0
T17 14968 0 0 0
T18 98 0 0 0
T30 0 272112 0 0
T31 0 4544 0 0
T32 0 302648 0 0
T33 0 94712 0 0
T34 0 202760 0 0
T35 0 504 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 641182 0 0
T6 1964 70 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 0 0 0
T16 5034 273 0 0
T17 14968 0 0 0
T18 98 0 0 0
T19 15944 0 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 0 1955 0 0
T53 0 503 0 0
T76 0 4429 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 641182 0 0
T6 1964 70 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 0 0 0
T16 5034 273 0 0
T17 14968 0 0 0
T18 98 0 0 0
T19 15944 0 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 0 1955 0 0
T53 0 503 0 0
T76 0 4429 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 641182 0 0
T6 1964 70 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 0 0 0
T16 5034 273 0 0
T17 14968 0 0 0
T18 98 0 0 0
T19 15944 0 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 0 1955 0 0
T53 0 503 0 0
T76 0 4429 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 641182 0 0
T6 1964 70 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 0 0 0
T16 5034 273 0 0
T17 14968 0 0 0
T18 98 0 0 0
T19 15944 0 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 0 1955 0 0
T53 0 503 0 0
T76 0 4429 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 30113691 0 0
T4 72 72 0 0
T6 1964 1768 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 864 0 0
T16 5034 4744 0 0
T17 14968 0 0 0
T18 98 0 0 0
T30 0 272112 0 0
T31 0 4544 0 0
T32 0 302648 0 0
T33 0 94712 0 0
T34 0 202760 0 0
T35 0 504 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 641182 0 0
T6 1964 70 0 0
T9 28505 0 0 0
T12 20186 0 0 0
T13 28032 0 0 0
T14 59906 0 0 0
T15 1282 0 0 0
T16 5034 273 0 0
T17 14968 0 0 0
T18 98 0 0 0
T19 15944 0 0 0
T30 0 2582 0 0
T31 0 142 0 0
T32 0 4945 0 0
T34 0 5166 0 0
T36 0 58 0 0
T52 0 1955 0 0
T53 0 503 0 0
T76 0 4429 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T9 T12 T13  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T52 T53 T54  101 1/1 end else if (valid_o && !ready_i) begin Tests: T9 T12 T13  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T18 T52 T53  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T18 T52 T53  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT52,T53,T54

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT52,T53,T54
10CoveredT18,T52,T53

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT9,T12,T13
10Unreachable
11CoveredT52,T53,T54

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T52,T53,T54
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T52,T53,T54
0 0 1 Unreachable
0 0 0 Covered T9,T12,T13


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T18,T52,T53
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T18,T52,T53
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 157545652 126025087 0 0
CheckNGreaterZero_A 976 976 0 0
GntImpliesReady_A 157545652 825109 0 0
GntImpliesValid_A 157545652 825109 0 0
GrantKnown_A 157545652 126025087 0 0
IdxKnown_A 157545652 126025087 0 0
IndexIsCorrect_A 157545652 825109 0 0
LockArbDecision_A 157545652 0 0 0
NoReadyValidNoGrant_A 157545652 0 0 0
ReadyAndValidImplyGrant_A 157545652 825109 0 0
ReqAndReadyImplyGrant_A 157545652 825109 0 0
ReqImpliesValid_A 157545652 825109 0 0
ReqStaysHighUntilGranted0_M 157545652 0 0 0
RoundRobin_A 157545652 0 0 0
ValidKnown_A 157545652 126025087 0 0
gen_data_port_assertion.DataFlow_A 157545652 825109 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 126025087 0 0
T9 28505 27664 0 0
T12 20186 20186 0 0
T13 28032 27224 0 0
T14 59906 59906 0 0
T15 1282 0 0 0
T16 5034 0 0 0
T17 14968 14968 0 0
T18 98 98 0 0
T19 15944 15944 0 0
T20 199 80 0 0
T21 0 186828 0 0
T22 0 118464 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 976 976 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 825109 0 0
T49 0 922 0 0
T52 319014 1435 0 0
T53 268580 1606 0 0
T54 0 2847 0 0
T58 77066 0 0 0
T63 0 3711 0 0
T66 0 1300 0 0
T67 0 2 0 0
T76 104622 0 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0
T88 0 5633 0 0
T89 0 959 0 0
T90 360 0 0 0
T91 101055 0 0 0
T92 19992 0 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 825109 0 0
T49 0 922 0 0
T52 319014 1435 0 0
T53 268580 1606 0 0
T54 0 2847 0 0
T58 77066 0 0 0
T63 0 3711 0 0
T66 0 1300 0 0
T67 0 2 0 0
T76 104622 0 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0
T88 0 5633 0 0
T89 0 959 0 0
T90 360 0 0 0
T91 101055 0 0 0
T92 19992 0 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 126025087 0 0
T9 28505 27664 0 0
T12 20186 20186 0 0
T13 28032 27224 0 0
T14 59906 59906 0 0
T15 1282 0 0 0
T16 5034 0 0 0
T17 14968 14968 0 0
T18 98 98 0 0
T19 15944 15944 0 0
T20 199 80 0 0
T21 0 186828 0 0
T22 0 118464 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 126025087 0 0
T9 28505 27664 0 0
T12 20186 20186 0 0
T13 28032 27224 0 0
T14 59906 59906 0 0
T15 1282 0 0 0
T16 5034 0 0 0
T17 14968 14968 0 0
T18 98 98 0 0
T19 15944 15944 0 0
T20 199 80 0 0
T21 0 186828 0 0
T22 0 118464 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 825109 0 0
T49 0 922 0 0
T52 319014 1435 0 0
T53 268580 1606 0 0
T54 0 2847 0 0
T58 77066 0 0 0
T63 0 3711 0 0
T66 0 1300 0 0
T67 0 2 0 0
T76 104622 0 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0
T88 0 5633 0 0
T89 0 959 0 0
T90 360 0 0 0
T91 101055 0 0 0
T92 19992 0 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 825109 0 0
T49 0 922 0 0
T52 319014 1435 0 0
T53 268580 1606 0 0
T54 0 2847 0 0
T58 77066 0 0 0
T63 0 3711 0 0
T66 0 1300 0 0
T67 0 2 0 0
T76 104622 0 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0
T88 0 5633 0 0
T89 0 959 0 0
T90 360 0 0 0
T91 101055 0 0 0
T92 19992 0 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 825109 0 0
T49 0 922 0 0
T52 319014 1435 0 0
T53 268580 1606 0 0
T54 0 2847 0 0
T58 77066 0 0 0
T63 0 3711 0 0
T66 0 1300 0 0
T67 0 2 0 0
T76 104622 0 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0
T88 0 5633 0 0
T89 0 959 0 0
T90 360 0 0 0
T91 101055 0 0 0
T92 19992 0 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 825109 0 0
T49 0 922 0 0
T52 319014 1435 0 0
T53 268580 1606 0 0
T54 0 2847 0 0
T58 77066 0 0 0
T63 0 3711 0 0
T66 0 1300 0 0
T67 0 2 0 0
T76 104622 0 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0
T88 0 5633 0 0
T89 0 959 0 0
T90 360 0 0 0
T91 101055 0 0 0
T92 19992 0 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 126025087 0 0
T9 28505 27664 0 0
T12 20186 20186 0 0
T13 28032 27224 0 0
T14 59906 59906 0 0
T15 1282 0 0 0
T16 5034 0 0 0
T17 14968 14968 0 0
T18 98 98 0 0
T19 15944 15944 0 0
T20 199 80 0 0
T21 0 186828 0 0
T22 0 118464 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 157545652 825109 0 0
T49 0 922 0 0
T52 319014 1435 0 0
T53 268580 1606 0 0
T54 0 2847 0 0
T58 77066 0 0 0
T63 0 3711 0 0
T66 0 1300 0 0
T67 0 2 0 0
T76 104622 0 0 0
T77 0 276 0 0
T78 180392 0 0 0
T79 20780 0 0 0
T80 62639 0 0 0
T88 0 5633 0 0
T89 0 959 0 0
T90 360 0 0 0
T91 101055 0 0 0
T92 19992 0 0 0

Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T5 T6 T7  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T5 T6 T7  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T5 T6 T7  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT5,T6,T28

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT5,T6,T28
10CoveredT5,T6,T7

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT5,T6,T7

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T5,T6,T28
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T5,T6,T7
0 0 1 Unreachable
0 0 0 Covered T1,T2,T3


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T5,T6,T7
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T5,T6,T7
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 490546400 490458633 0 0
CheckNGreaterZero_A 976 976 0 0
GntImpliesReady_A 490546400 2369205 0 0
GntImpliesValid_A 490546400 2369205 0 0
GrantKnown_A 490546400 490458633 0 0
IdxKnown_A 490546400 490458633 0 0
IndexIsCorrect_A 490546400 2369205 0 0
LockArbDecision_A 490546400 0 0 0
NoReadyValidNoGrant_A 490546400 0 0 0
ReadyAndValidImplyGrant_A 490546400 2369205 0 0
ReqAndReadyImplyGrant_A 490546400 2369205 0 0
ReqImpliesValid_A 490546400 2369205 0 0
ReqStaysHighUntilGranted0_M 490546400 0 0 0
RoundRobin_A 490546400 1 0 976
ValidKnown_A 490546400 490458633 0 0
gen_data_port_assertion.DataFlow_A 490546400 2369205 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 490458633 0 0
T1 2114 2064 0 0
T2 1227 1128 0 0
T3 840 787 0 0
T4 1443 1386 0 0
T5 1202 1131 0 0
T6 6825 6737 0 0
T7 2668 2580 0 0
T8 1126 1054 0 0
T9 18396 18318 0 0
T10 5781 4182 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 976 976 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 2369205 0 0
T5 1202 200 0 0
T6 6825 37 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 18396 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 10058 832 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 129 0 0
T17 0 832 0 0
T27 991 0 0 0
T28 1403 200 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 2369205 0 0
T5 1202 200 0 0
T6 6825 37 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 18396 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 10058 832 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 129 0 0
T17 0 832 0 0
T27 991 0 0 0
T28 1403 200 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 490458633 0 0
T1 2114 2064 0 0
T2 1227 1128 0 0
T3 840 787 0 0
T4 1443 1386 0 0
T5 1202 1131 0 0
T6 6825 6737 0 0
T7 2668 2580 0 0
T8 1126 1054 0 0
T9 18396 18318 0 0
T10 5781 4182 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 490458633 0 0
T1 2114 2064 0 0
T2 1227 1128 0 0
T3 840 787 0 0
T4 1443 1386 0 0
T5 1202 1131 0 0
T6 6825 6737 0 0
T7 2668 2580 0 0
T8 1126 1054 0 0
T9 18396 18318 0 0
T10 5781 4182 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 2369205 0 0
T5 1202 200 0 0
T6 6825 37 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 18396 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 10058 832 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 129 0 0
T17 0 832 0 0
T27 991 0 0 0
T28 1403 200 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 2369205 0 0
T5 1202 200 0 0
T6 6825 37 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 18396 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 10058 832 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 129 0 0
T17 0 832 0 0
T27 991 0 0 0
T28 1403 200 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 2369205 0 0
T5 1202 200 0 0
T6 6825 37 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 18396 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 10058 832 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 129 0 0
T17 0 832 0 0
T27 991 0 0 0
T28 1403 200 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 2369205 0 0
T5 1202 200 0 0
T6 6825 37 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 18396 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 10058 832 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 129 0 0
T17 0 832 0 0
T27 991 0 0 0
T28 1403 200 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 1 0 976
T81 673843 1 0 1
T82 396693 0 0 1
T83 500470 0 0 1
T84 526961 0 0 1
T85 317383 0 0 1
T86 529050 0 0 1
T87 713798 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 490458633 0 0
T1 2114 2064 0 0
T2 1227 1128 0 0
T3 840 787 0 0
T4 1443 1386 0 0
T5 1202 1131 0 0
T6 6825 6737 0 0
T7 2668 2580 0 0
T8 1126 1054 0 0
T9 18396 18318 0 0
T10 5781 4182 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 490546400 2369205 0 0
T5 1202 200 0 0
T6 6825 37 0 0
T7 2668 832 0 0
T8 1126 0 0 0
T9 18396 832 0 0
T10 5781 0 0 0
T11 1446 0 0 0
T12 10058 832 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 129 0 0
T17 0 832 0 0
T27 991 0 0 0
T28 1403 200 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%