Line Coverage for Module : 
prim_sync_reqack_data
 | Line No. | Total | Covered | Percent | 
| TOTAL |  | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 93 | 1 | 1 | 100.00 | 
| CONT_ASSIGN | 104 | 0 | 0 |  | 
| CONT_ASSIGN | 107 | 0 | 0 |  | 
| ALWAYS | 110 | 0 | 0 |  | 
92                          // Just feed through the data.
93         1/1              assign data_o = data_i;
           Tests:       T1 T2 T3 
94                        end
95                      
96                        ////////////////
97                        // Assertions //
98                        ////////////////
99                        if (DataSrc2Dst == 1'b1) begin : gen_assert_data_src2dst
100                     `ifdef INC_ASSERT
101                         //VCS coverage off
102                         // pragma coverage off
103                         logic effective_rst_n;
104        unreachable      assign effective_rst_n = rst_src_ni && rst_dst_ni;
105                     
106                         logic chk_flag_d, chk_flag_q;
107        unreachable      assign chk_flag_d = src_req_i && !chk_flag_q ? 1'b1 : chk_flag_q;
108                     
109                         always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
110        unreachable        if (!effective_rst_n) begin
111        unreachable          chk_flag_q <= '0;
112                           end else begin
113        unreachable          chk_flag_q <= chk_flag_d;
Assert Coverage for Module : 
prim_sync_reqack_data
Assertion Details
gen_assert_data_src2dst.SyncReqAckDataHoldSrc2Dst
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
417361488 | 
0 | 
0 | 
0 | 
gen_assert_data_src2dst.SyncReqAckDataReg
| Name | Attempts | Real Successes | Failures | Incomplete | 
| Total | 
975 | 
975 | 
0 | 
0 | 
| T1 | 
1 | 
1 | 
0 | 
0 | 
| T2 | 
1 | 
1 | 
0 | 
0 | 
| T3 | 
1 | 
1 | 
0 | 
0 | 
| T4 | 
1 | 
1 | 
0 | 
0 | 
| T5 | 
1 | 
1 | 
0 | 
0 | 
| T6 | 
1 | 
1 | 
0 | 
0 | 
| T7 | 
1 | 
1 | 
0 | 
0 | 
| T8 | 
1 | 
1 | 
0 | 
0 | 
| T9 | 
1 | 
1 | 
0 | 
0 | 
| T10 | 
1 | 
1 | 
0 | 
0 |