Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T5 T6 T7
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T14,T19,T24 |
1 | 0 | Covered | T14,T19,T24 |
1 | 1 | Covered | T14,T19,T24 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T19,T24 |
1 | 0 | Covered | T14,T19,T24 |
1 | 1 | Covered | T14,T19,T24 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T6,T7 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1364552025 |
2678 |
0 |
0 |
T14 |
24708 |
7 |
0 |
0 |
T15 |
41368 |
0 |
0 |
0 |
T16 |
246862 |
0 |
0 |
0 |
T17 |
59984 |
0 |
0 |
0 |
T18 |
13028 |
0 |
0 |
0 |
T19 |
18030 |
7 |
0 |
0 |
T20 |
3640 |
0 |
0 |
0 |
T24 |
219113 |
4 |
0 |
0 |
T25 |
3182 |
0 |
0 |
0 |
T29 |
287512 |
0 |
0 |
0 |
T30 |
54351 |
0 |
0 |
0 |
T39 |
2740 |
0 |
0 |
0 |
T40 |
1424 |
0 |
0 |
0 |
T44 |
2716 |
0 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T50 |
13824 |
1 |
0 |
0 |
T51 |
0 |
7 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
24 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
14727 |
2 |
0 |
0 |
T57 |
10583 |
0 |
0 |
0 |
T62 |
476102 |
0 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
86247 |
0 |
0 |
0 |
T107 |
1272 |
0 |
0 |
0 |
T120 |
0 |
7 |
0 |
0 |
T179 |
0 |
7 |
0 |
0 |
T180 |
0 |
7 |
0 |
0 |
T181 |
0 |
2 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T183 |
0 |
7 |
0 |
0 |
T184 |
0 |
7 |
0 |
0 |
T185 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
420569109 |
2678 |
0 |
0 |
T14 |
25932 |
7 |
0 |
0 |
T15 |
112620 |
0 |
0 |
0 |
T16 |
58172 |
0 |
0 |
0 |
T17 |
90168 |
0 |
0 |
0 |
T19 |
32958 |
7 |
0 |
0 |
T21 |
67794 |
0 |
0 |
0 |
T22 |
76372 |
0 |
0 |
0 |
T23 |
48692 |
0 |
0 |
0 |
T24 |
42367 |
4 |
0 |
0 |
T27 |
720 |
0 |
0 |
0 |
T28 |
9248 |
0 |
0 |
0 |
T29 |
93794 |
0 |
0 |
0 |
T30 |
89065 |
0 |
0 |
0 |
T49 |
0 |
7 |
0 |
0 |
T50 |
8855 |
1 |
0 |
0 |
T51 |
0 |
7 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
24 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T56 |
4368 |
2 |
0 |
0 |
T57 |
22513 |
0 |
0 |
0 |
T62 |
117114 |
0 |
0 |
0 |
T64 |
25594 |
0 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
41552 |
0 |
0 |
0 |
T101 |
12822 |
0 |
0 |
0 |
T120 |
0 |
7 |
0 |
0 |
T179 |
0 |
7 |
0 |
0 |
T180 |
0 |
7 |
0 |
0 |
T181 |
0 |
2 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T183 |
0 |
7 |
0 |
0 |
T184 |
0 |
7 |
0 |
0 |
T185 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T5 T6 T7
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T14,T19,T50 |
1 | 0 | Covered | T14,T19,T50 |
1 | 1 | Covered | T14,T19,T49 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T19,T50 |
1 | 0 | Covered | T14,T19,T49 |
1 | 1 | Covered | T14,T19,T50 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T6,T7 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454850675 |
169 |
0 |
0 |
T14 |
12354 |
2 |
0 |
0 |
T15 |
20684 |
0 |
0 |
0 |
T16 |
123431 |
0 |
0 |
0 |
T17 |
29992 |
0 |
0 |
0 |
T18 |
6514 |
0 |
0 |
0 |
T19 |
9015 |
2 |
0 |
0 |
T20 |
1820 |
0 |
0 |
0 |
T39 |
1370 |
0 |
0 |
0 |
T40 |
712 |
0 |
0 |
0 |
T44 |
1358 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T120 |
0 |
2 |
0 |
0 |
T179 |
0 |
2 |
0 |
0 |
T180 |
0 |
2 |
0 |
0 |
T183 |
0 |
2 |
0 |
0 |
T184 |
0 |
7 |
0 |
0 |
T185 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140189703 |
169 |
0 |
0 |
T14 |
12966 |
2 |
0 |
0 |
T15 |
56310 |
0 |
0 |
0 |
T16 |
29086 |
0 |
0 |
0 |
T17 |
45084 |
0 |
0 |
0 |
T19 |
16479 |
2 |
0 |
0 |
T21 |
33897 |
0 |
0 |
0 |
T22 |
38186 |
0 |
0 |
0 |
T23 |
24346 |
0 |
0 |
0 |
T27 |
360 |
0 |
0 |
0 |
T28 |
4624 |
0 |
0 |
0 |
T49 |
0 |
2 |
0 |
0 |
T50 |
0 |
1 |
0 |
0 |
T120 |
0 |
2 |
0 |
0 |
T179 |
0 |
2 |
0 |
0 |
T180 |
0 |
2 |
0 |
0 |
T183 |
0 |
2 |
0 |
0 |
T184 |
0 |
7 |
0 |
0 |
T185 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T5 T6 T7
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T14,T19,T49 |
1 | 0 | Covered | T14,T19,T49 |
1 | 1 | Covered | T14,T19,T49 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T14,T19,T49 |
1 | 0 | Covered | T14,T19,T49 |
1 | 1 | Covered | T14,T19,T49 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T6,T7 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454850675 |
326 |
0 |
0 |
T14 |
12354 |
5 |
0 |
0 |
T15 |
20684 |
0 |
0 |
0 |
T16 |
123431 |
0 |
0 |
0 |
T17 |
29992 |
0 |
0 |
0 |
T18 |
6514 |
0 |
0 |
0 |
T19 |
9015 |
5 |
0 |
0 |
T20 |
1820 |
0 |
0 |
0 |
T39 |
1370 |
0 |
0 |
0 |
T40 |
712 |
0 |
0 |
0 |
T44 |
1358 |
0 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T120 |
0 |
5 |
0 |
0 |
T179 |
0 |
5 |
0 |
0 |
T180 |
0 |
5 |
0 |
0 |
T181 |
0 |
2 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T183 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140189703 |
326 |
0 |
0 |
T14 |
12966 |
5 |
0 |
0 |
T15 |
56310 |
0 |
0 |
0 |
T16 |
29086 |
0 |
0 |
0 |
T17 |
45084 |
0 |
0 |
0 |
T19 |
16479 |
5 |
0 |
0 |
T21 |
33897 |
0 |
0 |
0 |
T22 |
38186 |
0 |
0 |
0 |
T23 |
24346 |
0 |
0 |
0 |
T27 |
360 |
0 |
0 |
0 |
T28 |
4624 |
0 |
0 |
0 |
T49 |
0 |
5 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T120 |
0 |
5 |
0 |
0 |
T179 |
0 |
5 |
0 |
0 |
T180 |
0 |
5 |
0 |
0 |
T181 |
0 |
2 |
0 |
0 |
T182 |
0 |
1 |
0 |
0 |
T183 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T5 T6 T7
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T5,T6,T7 |
0 | 1 | Covered | T24,T56,T65 |
1 | 0 | Covered | T24,T56,T65 |
1 | 1 | Covered | T24,T56,T65 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T24,T56,T65 |
1 | 0 | Covered | T24,T56,T65 |
1 | 1 | Covered | T24,T56,T65 |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T5,T6,T7 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
454850675 |
2183 |
0 |
0 |
T24 |
219113 |
4 |
0 |
0 |
T25 |
3182 |
0 |
0 |
0 |
T29 |
287512 |
0 |
0 |
0 |
T30 |
54351 |
0 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T50 |
13824 |
0 |
0 |
0 |
T51 |
0 |
7 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
24 |
0 |
0 |
T56 |
14727 |
2 |
0 |
0 |
T57 |
10583 |
0 |
0 |
0 |
T62 |
476102 |
0 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
86247 |
0 |
0 |
0 |
T100 |
0 |
7 |
0 |
0 |
T107 |
1272 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
140189703 |
2183 |
0 |
0 |
T24 |
42367 |
4 |
0 |
0 |
T29 |
93794 |
0 |
0 |
0 |
T30 |
89065 |
0 |
0 |
0 |
T37 |
0 |
8 |
0 |
0 |
T50 |
8855 |
0 |
0 |
0 |
T51 |
0 |
7 |
0 |
0 |
T52 |
0 |
4 |
0 |
0 |
T53 |
0 |
1 |
0 |
0 |
T54 |
0 |
24 |
0 |
0 |
T56 |
4368 |
2 |
0 |
0 |
T57 |
22513 |
0 |
0 |
0 |
T62 |
117114 |
0 |
0 |
0 |
T64 |
25594 |
0 |
0 |
0 |
T65 |
0 |
3 |
0 |
0 |
T82 |
0 |
2 |
0 |
0 |
T83 |
41552 |
0 |
0 |
0 |
T100 |
0 |
7 |
0 |
0 |
T101 |
12822 |
0 |
0 |
0 |