Module Definition
dashboard | hierarchy | modlist | groups | tests | asserts



Module Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.69 100.00 77.78 90.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
85.69 100.00 77.78 90.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
91.67 100.00 83.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 100.00 88.89 100.00 75.00


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
90.97 100.00 88.89 100.00 75.00


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
66.67 100.00 33.33 u_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children



Module Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Instance :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.53 100.00 88.89 100.00 81.25


Instance's subtree :
SCORELINECONDTOGGLEFSMBRANCHASSERT
92.53 100.00 88.89 100.00 81.25


Parent :
SCORELINECONDTOGGLEFSMBRANCHASSERTNAME
83.33 100.00 66.67 u_sys_sram_arbiter


Subtrees :
NAMESCORELINECONDTOGGLEFSMBRANCHASSERT
no children

Line Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 + N=5,DW=75,EnDataPort=1,IdxW=3 )
Line Coverage for Module self-instances :
SCORELINE
90.97 100.00
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

SCORELINE
92.53 100.00
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T2 T4 T6  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T2 T4 T6  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T2 T4 T6  128 end MISSING_ELSE

Line Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Line Coverage for Module self-instances :
SCORELINE
85.69 100.00
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T4 T5 T15  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T4 T16 T26  101 1/1 end else if (valid_o && !ready_i) begin Tests: T4 T5 T15  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T4 T16 T26  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T4 T16 T26  128 end MISSING_ELSE

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=2,DW=75,EnDataPort=1,IdxW=1 )
Cond Coverage for Module self-instances :
SCORECOND
85.69 77.78
tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9777.78
Logical9777.78
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT4,T26,T30
10CoveredT4,T16,T26

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT4,T5,T15
10Unreachable
11CoveredT4,T16,T26

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=3,DW=75,EnDataPort=1,IdxW=2 )
Cond Coverage for Module self-instances :
SCORECOND
90.97 88.89
tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT44,T42,T32

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT44,T42,T32
10CoveredT44,T42,T32

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT6,T7,T9
10Unreachable
11CoveredT44,T42,T32

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Cond Coverage for Module : prim_arbiter_ppc ( parameter N=5,DW=75,EnDataPort=1,IdxW=3 )
Cond Coverage for Module self-instances :
SCORECOND
92.53 88.89
tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb

TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T4,T25

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT2,T4,T25
10CoveredT2,T4,T6

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT2,T4,T6

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Module : prim_arbiter_ppc
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T2,T4,T25
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T2,T4,T6
0 0 1 Unreachable
0 0 0 Covered T1,T4,T5


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T2,T4,T6
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T2,T4,T6
0 Covered T1,T2,T3


Assert Coverage for Module : prim_arbiter_ppc
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 759895437 607269233 0 0
CheckNGreaterZero_A 2925 2925 0 0
GntImpliesReady_A 759895437 3713722 0 0
GntImpliesValid_A 759895437 3713722 0 0
GrantKnown_A 759895437 607269233 0 0
IdxKnown_A 759895437 607269233 0 0
IndexIsCorrect_A 759895437 3713722 0 0
LockArbDecision_A 759895437 0 0 0
NoReadyValidNoGrant_A 759895437 0 0 0
ReadyAndValidImplyGrant_A 759895437 3713722 0 0
ReqAndReadyImplyGrant_A 759895437 3713722 0 0
ReqImpliesValid_A 759895437 3713722 0 0
ReqStaysHighUntilGranted0_M 759895437 0 0 0
RoundRobin_A 759895437 3 0 975
ValidKnown_A 759895437 607269233 0 0
gen_data_port_assertion.DataFlow_A 759895437 3713722 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 607269233 0 0
T1 1187 1103 0 0
T2 3284 3207 0 0
T3 1100 1031 0 0
T4 3623 3535 0 0
T5 8615 8527 0 0
T6 39926 27558 0 0
T7 34085 20779 0 0
T8 1120 1059 0 0
T9 97840 58644 0 0
T10 7938 5611 0 0
T11 44486 22243 0 0
T13 45726 22863 0 0
T14 29366 14262 0 0
T15 432 216 0 0
T16 2256 1128 0 0
T17 12514 0 0 0
T18 42723 0 0 0
T26 0 64720 0 0
T28 0 93272 0 0
T29 0 97864 0 0
T30 0 218120 0 0
T31 0 240632 0 0
T32 0 171192 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 2925 2925 0 0
T1 3 3 0 0
T2 3 3 0 0
T3 3 3 0 0
T4 3 3 0 0
T5 3 3 0 0
T6 3 3 0 0
T7 3 3 0 0
T8 3 3 0 0
T9 3 3 0 0
T10 3 3 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 3713722 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 3623 111 0 0
T5 8615 0 0 0
T6 27655 832 0 0
T7 21152 832 0 0
T8 1120 0 0 0
T9 58720 832 0 0
T10 7938 0 0 0
T11 53941 1344 0 0
T13 22863 832 0 0
T14 14683 832 0 0
T15 216 0 0 0
T16 1128 63 0 0
T25 0 200 0 0
T26 65289 2039 0 0
T28 100221 0 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 4457 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T48 0 7 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 3713722 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 3623 111 0 0
T5 8615 0 0 0
T6 27655 832 0 0
T7 21152 832 0 0
T8 1120 0 0 0
T9 58720 832 0 0
T10 7938 0 0 0
T11 53941 1344 0 0
T13 22863 832 0 0
T14 14683 832 0 0
T15 216 0 0 0
T16 1128 63 0 0
T25 0 200 0 0
T26 65289 2039 0 0
T28 100221 0 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 4457 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T48 0 7 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 607269233 0 0
T1 1187 1103 0 0
T2 3284 3207 0 0
T3 1100 1031 0 0
T4 3623 3535 0 0
T5 8615 8527 0 0
T6 39926 27558 0 0
T7 34085 20779 0 0
T8 1120 1059 0 0
T9 97840 58644 0 0
T10 7938 5611 0 0
T11 44486 22243 0 0
T13 45726 22863 0 0
T14 29366 14262 0 0
T15 432 216 0 0
T16 2256 1128 0 0
T17 12514 0 0 0
T18 42723 0 0 0
T26 0 64720 0 0
T28 0 93272 0 0
T29 0 97864 0 0
T30 0 218120 0 0
T31 0 240632 0 0
T32 0 171192 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 607269233 0 0
T1 1187 1103 0 0
T2 3284 3207 0 0
T3 1100 1031 0 0
T4 3623 3535 0 0
T5 8615 8527 0 0
T6 39926 27558 0 0
T7 34085 20779 0 0
T8 1120 1059 0 0
T9 97840 58644 0 0
T10 7938 5611 0 0
T11 44486 22243 0 0
T13 45726 22863 0 0
T14 29366 14262 0 0
T15 432 216 0 0
T16 2256 1128 0 0
T17 12514 0 0 0
T18 42723 0 0 0
T26 0 64720 0 0
T28 0 93272 0 0
T29 0 97864 0 0
T30 0 218120 0 0
T31 0 240632 0 0
T32 0 171192 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 3713722 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 3623 111 0 0
T5 8615 0 0 0
T6 27655 832 0 0
T7 21152 832 0 0
T8 1120 0 0 0
T9 58720 832 0 0
T10 7938 0 0 0
T11 53941 1344 0 0
T13 22863 832 0 0
T14 14683 832 0 0
T15 216 0 0 0
T16 1128 63 0 0
T25 0 200 0 0
T26 65289 2039 0 0
T28 100221 0 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 4457 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T48 0 7 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 3713722 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 3623 111 0 0
T5 8615 0 0 0
T6 27655 832 0 0
T7 21152 832 0 0
T8 1120 0 0 0
T9 58720 832 0 0
T10 7938 0 0 0
T11 53941 1344 0 0
T13 22863 832 0 0
T14 14683 832 0 0
T15 216 0 0 0
T16 1128 63 0 0
T25 0 200 0 0
T26 65289 2039 0 0
T28 100221 0 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 4457 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T48 0 7 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 3713722 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 3623 111 0 0
T5 8615 0 0 0
T6 27655 832 0 0
T7 21152 832 0 0
T8 1120 0 0 0
T9 58720 832 0 0
T10 7938 0 0 0
T11 53941 1344 0 0
T13 22863 832 0 0
T14 14683 832 0 0
T15 216 0 0 0
T16 1128 63 0 0
T25 0 200 0 0
T26 65289 2039 0 0
T28 100221 0 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 4457 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T48 0 7 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 3713722 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 3623 111 0 0
T5 8615 0 0 0
T6 27655 832 0 0
T7 21152 832 0 0
T8 1120 0 0 0
T9 58720 832 0 0
T10 7938 0 0 0
T11 53941 1344 0 0
T13 22863 832 0 0
T14 14683 832 0 0
T15 216 0 0 0
T16 1128 63 0 0
T25 0 200 0 0
T26 65289 2039 0 0
T28 100221 0 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 4457 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T48 0 7 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 3 0 975
T40 0 1 0 0
T65 264347 1 0 1
T66 0 1 0 0
T67 29963 0 0 1
T68 1633 0 0 1
T69 3451 0 0 1
T70 13933 0 0 1
T71 225802 0 0 1
T72 662336 0 0 1
T73 32293 0 0 1
T74 73544 0 0 1
T75 586707 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 607269233 0 0
T1 1187 1103 0 0
T2 3284 3207 0 0
T3 1100 1031 0 0
T4 3623 3535 0 0
T5 8615 8527 0 0
T6 39926 27558 0 0
T7 34085 20779 0 0
T8 1120 1059 0 0
T9 97840 58644 0 0
T10 7938 5611 0 0
T11 44486 22243 0 0
T13 45726 22863 0 0
T14 29366 14262 0 0
T15 432 216 0 0
T16 2256 1128 0 0
T17 12514 0 0 0
T18 42723 0 0 0
T26 0 64720 0 0
T28 0 93272 0 0
T29 0 97864 0 0
T30 0 218120 0 0
T31 0 240632 0 0
T32 0 171192 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 759895437 3713722 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 3623 111 0 0
T5 8615 0 0 0
T6 27655 832 0 0
T7 21152 832 0 0
T8 1120 0 0 0
T9 58720 832 0 0
T10 7938 0 0 0
T11 53941 1344 0 0
T13 22863 832 0 0
T14 14683 832 0 0
T15 216 0 0 0
T16 1128 63 0 0
T25 0 200 0 0
T26 65289 2039 0 0
T28 100221 0 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 4457 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T48 0 7 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

Line Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T4 T5 T15  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T4 T16 T26  101 1/1 end else if (valid_o && !ready_i) begin Tests: T4 T5 T15  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T4 T16 T26  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T4 T16 T26  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9777.78
Logical9777.78
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1Not Covered

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT4,T26,T30
10CoveredT4,T16,T26

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT4,T5,T15
10Unreachable
11CoveredT4,T16,T26

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 9 90.00
TERNARY 76 2 1 50.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Not Covered
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T4,T16,T26
0 0 1 Unreachable
0 0 0 Covered T4,T5,T15


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T16,T26
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T4,T16,T26
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_spi_tpm.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 151213017 28529020 0 0
CheckNGreaterZero_A 975 975 0 0
GntImpliesReady_A 151213017 615328 0 0
GntImpliesValid_A 151213017 615328 0 0
GrantKnown_A 151213017 28529020 0 0
IdxKnown_A 151213017 28529020 0 0
IndexIsCorrect_A 151213017 615328 0 0
LockArbDecision_A 151213017 0 0 0
NoReadyValidNoGrant_A 151213017 0 0 0
ReadyAndValidImplyGrant_A 151213017 615328 0 0
ReqAndReadyImplyGrant_A 151213017 615328 0 0
ReqImpliesValid_A 151213017 615328 0 0
ReqStaysHighUntilGranted0_M 151213017 0 0 0
RoundRobin_A 151213017 0 0 0
ValidKnown_A 151213017 28529020 0 0
gen_data_port_assertion.DataFlow_A 151213017 615328 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 28529020 0 0
T4 1688 1688 0 0
T5 720 720 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 216 0 0
T16 1128 1128 0 0
T26 0 64720 0 0
T28 0 93272 0 0
T29 0 97864 0 0
T30 0 218120 0 0
T31 0 240632 0 0
T32 0 171192 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 975 975 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 615328 0 0
T4 1688 81 0 0
T5 720 0 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 0 0 0
T16 1128 32 0 0
T26 0 2039 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 1147 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 615328 0 0
T4 1688 81 0 0
T5 720 0 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 0 0 0
T16 1128 32 0 0
T26 0 2039 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 1147 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 28529020 0 0
T4 1688 1688 0 0
T5 720 720 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 216 0 0
T16 1128 1128 0 0
T26 0 64720 0 0
T28 0 93272 0 0
T29 0 97864 0 0
T30 0 218120 0 0
T31 0 240632 0 0
T32 0 171192 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 28529020 0 0
T4 1688 1688 0 0
T5 720 720 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 216 0 0
T16 1128 1128 0 0
T26 0 64720 0 0
T28 0 93272 0 0
T29 0 97864 0 0
T30 0 218120 0 0
T31 0 240632 0 0
T32 0 171192 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 615328 0 0
T4 1688 81 0 0
T5 720 0 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 0 0 0
T16 1128 32 0 0
T26 0 2039 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 1147 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 615328 0 0
T4 1688 81 0 0
T5 720 0 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 0 0 0
T16 1128 32 0 0
T26 0 2039 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 1147 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 615328 0 0
T4 1688 81 0 0
T5 720 0 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 0 0 0
T16 1128 32 0 0
T26 0 2039 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 1147 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 615328 0 0
T4 1688 81 0 0
T5 720 0 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 0 0 0
T16 1128 32 0 0
T26 0 2039 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 1147 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 28529020 0 0
T4 1688 1688 0 0
T5 720 720 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 216 0 0
T16 1128 1128 0 0
T26 0 64720 0 0
T28 0 93272 0 0
T29 0 97864 0 0
T30 0 218120 0 0
T31 0 240632 0 0
T32 0 171192 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 615328 0 0
T4 1688 81 0 0
T5 720 0 0 0
T6 12271 0 0 0
T7 12933 0 0 0
T9 39120 0 0 0
T11 22243 0 0 0
T13 22863 0 0 0
T14 14683 0 0 0
T15 216 0 0 0
T16 1128 32 0 0
T26 0 2039 0 0
T30 0 5784 0 0
T31 0 5602 0 0
T32 0 1147 0 0
T61 0 33 0 0
T62 0 4756 0 0
T63 0 4703 0 0
T64 0 683 0 0

Line Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T6 T7 T9  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T44 T42 T32  101 1/1 end else if (valid_o && !ready_i) begin Tests: T6 T7 T9  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T44 T42 T32  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T44 T42 T32  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT44,T42,T32

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT44,T42,T32
10CoveredT44,T42,T32

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT6,T7,T9
10Unreachable
11CoveredT44,T42,T32

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T44,T42,T32
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T44,T42,T32
0 0 1 Unreachable
0 0 0 Covered T6,T7,T9


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T44,T42,T32
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T44,T42,T32
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_upload.u_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 12 75.00
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 12 75.00




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 151213017 121360828 0 0
CheckNGreaterZero_A 975 975 0 0
GntImpliesReady_A 151213017 810362 0 0
GntImpliesValid_A 151213017 810362 0 0
GrantKnown_A 151213017 121360828 0 0
IdxKnown_A 151213017 121360828 0 0
IndexIsCorrect_A 151213017 810362 0 0
LockArbDecision_A 151213017 0 0 0
NoReadyValidNoGrant_A 151213017 0 0 0
ReadyAndValidImplyGrant_A 151213017 810362 0 0
ReqAndReadyImplyGrant_A 151213017 810362 0 0
ReqImpliesValid_A 151213017 810362 0 0
ReqStaysHighUntilGranted0_M 151213017 0 0 0
RoundRobin_A 151213017 0 0 0
ValidKnown_A 151213017 121360828 0 0
gen_data_port_assertion.DataFlow_A 151213017 810362 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 121360828 0 0
T6 12271 12270 0 0
T7 12933 12648 0 0
T9 39120 39120 0 0
T11 22243 22243 0 0
T13 22863 22863 0 0
T14 14683 14262 0 0
T15 216 0 0 0
T16 1128 0 0 0
T17 12514 12480 0 0
T18 42723 42064 0 0
T19 0 4144 0 0
T20 0 14416 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 975 975 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 810362 0 0
T26 65289 0 0 0
T28 100221 0 0 0
T29 103360 0 0 0
T30 225457 0 0 0
T31 246620 0 0 0
T32 0 3310 0 0
T35 0 963 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T47 0 7111 0 0
T48 0 7 0 0
T49 0 526 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T58 0 1210 0 0
T76 0 260 0 0
T77 0 1188 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 810362 0 0
T26 65289 0 0 0
T28 100221 0 0 0
T29 103360 0 0 0
T30 225457 0 0 0
T31 246620 0 0 0
T32 0 3310 0 0
T35 0 963 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T47 0 7111 0 0
T48 0 7 0 0
T49 0 526 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T58 0 1210 0 0
T76 0 260 0 0
T77 0 1188 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 121360828 0 0
T6 12271 12270 0 0
T7 12933 12648 0 0
T9 39120 39120 0 0
T11 22243 22243 0 0
T13 22863 22863 0 0
T14 14683 14262 0 0
T15 216 0 0 0
T16 1128 0 0 0
T17 12514 12480 0 0
T18 42723 42064 0 0
T19 0 4144 0 0
T20 0 14416 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 121360828 0 0
T6 12271 12270 0 0
T7 12933 12648 0 0
T9 39120 39120 0 0
T11 22243 22243 0 0
T13 22863 22863 0 0
T14 14683 14262 0 0
T15 216 0 0 0
T16 1128 0 0 0
T17 12514 12480 0 0
T18 42723 42064 0 0
T19 0 4144 0 0
T20 0 14416 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 810362 0 0
T26 65289 0 0 0
T28 100221 0 0 0
T29 103360 0 0 0
T30 225457 0 0 0
T31 246620 0 0 0
T32 0 3310 0 0
T35 0 963 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T47 0 7111 0 0
T48 0 7 0 0
T49 0 526 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T58 0 1210 0 0
T76 0 260 0 0
T77 0 1188 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 810362 0 0
T26 65289 0 0 0
T28 100221 0 0 0
T29 103360 0 0 0
T30 225457 0 0 0
T31 246620 0 0 0
T32 0 3310 0 0
T35 0 963 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T47 0 7111 0 0
T48 0 7 0 0
T49 0 526 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T58 0 1210 0 0
T76 0 260 0 0
T77 0 1188 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 810362 0 0
T26 65289 0 0 0
T28 100221 0 0 0
T29 103360 0 0 0
T30 225457 0 0 0
T31 246620 0 0 0
T32 0 3310 0 0
T35 0 963 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T47 0 7111 0 0
T48 0 7 0 0
T49 0 526 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T58 0 1210 0 0
T76 0 260 0 0
T77 0 1188 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 810362 0 0
T26 65289 0 0 0
T28 100221 0 0 0
T29 103360 0 0 0
T30 225457 0 0 0
T31 246620 0 0 0
T32 0 3310 0 0
T35 0 963 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T47 0 7111 0 0
T48 0 7 0 0
T49 0 526 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T58 0 1210 0 0
T76 0 260 0 0
T77 0 1188 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 0 0 0

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 121360828 0 0
T6 12271 12270 0 0
T7 12933 12648 0 0
T9 39120 39120 0 0
T11 22243 22243 0 0
T13 22863 22863 0 0
T14 14683 14262 0 0
T15 216 0 0 0
T16 1128 0 0 0
T17 12514 12480 0 0
T18 42723 42064 0 0
T19 0 4144 0 0
T20 0 14416 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 151213017 810362 0 0
T26 65289 0 0 0
T28 100221 0 0 0
T29 103360 0 0 0
T30 225457 0 0 0
T31 246620 0 0 0
T32 0 3310 0 0
T35 0 963 0 0
T38 25636 0 0 0
T42 0 2820 0 0
T44 103582 4 0 0
T45 10525 0 0 0
T47 0 7111 0 0
T48 0 7 0 0
T49 0 526 0 0
T51 34121 0 0 0
T52 56760 0 0 0
T58 0 1210 0 0
T76 0 260 0 0
T77 0 1188 0 0

Line Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
TOTAL2222100.00
CONT_ASSIGN5500
CONT_ASSIGN7511100.00
CONT_ASSIGN7611100.00
ALWAYS8233100.00
CONT_ASSIGN8911100.00
CONT_ASSIGN9011100.00
CONT_ASSIGN9211100.00
CONT_ASSIGN9411100.00
ALWAYS9655100.00
ALWAYS10944100.00
ALWAYS12444100.00

54 logic unused_req_chk; 55 unreachable assign unused_req_chk = req_chk_i; 56 57 `ASSERT_INIT(CheckNGreaterZero_A, N > 0) 58 59 // this case is basically just a bypass 60 if (N == 1) begin : gen_degenerate_case 61 62 assign valid_o = req_i[0]; 63 assign data_o = data_i[0]; 64 assign gnt_o[0] = valid_o & ready_i; 65 assign idx_o = '0; 66 67 end else begin : gen_normal_case 68 69 logic [N-1:0] masked_req; 70 logic [N-1:0] ppc_out; 71 logic [N-1:0] arb_req; 72 logic [N-1:0] mask, mask_next; 73 logic [N-1:0] winner; 74 75 1/1 assign masked_req = mask & req_i; Tests: T1 T2 T3  76 1/1 assign arb_req = (|masked_req) ? masked_req : req_i; Tests: T1 T2 T3  77 78 // PPC 79 // Even below code looks O(n) but DC optimizes it to O(log(N)) 80 // Using Parallel Prefix Computation 81 always_comb begin 82 1/1 ppc_out[0] = arb_req[0]; Tests: T1 T2 T3  83 1/1 for (int i = 1 ; i < N ; i++) begin Tests: T1 T2 T3  84 1/1 ppc_out[i] = ppc_out[i-1] | arb_req[i]; Tests: T1 T2 T3  85 end 86 end 87 88 // Grant Generation: Leading-One detector 89 1/1 assign winner = ppc_out ^ {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  90 1/1 assign gnt_o = (ready_i) ? winner : '0; Tests: T1 T2 T3  91 92 1/1 assign valid_o = |req_i; Tests: T1 T2 T3  93 // Mask Generation 94 1/1 assign mask_next = {ppc_out[N-2:0], 1'b0}; Tests: T1 T2 T3  95 always_ff @(posedge clk_i or negedge rst_ni) begin 96 1/1 if (!rst_ni) begin Tests: T1 T2 T3  97 1/1 mask <= '0; Tests: T1 T2 T3  98 1/1 end else if (valid_o && ready_i) begin Tests: T1 T2 T3  99 // Latch only when requests accepted 100 1/1 mask <= mask_next; Tests: T2 T4 T6  101 1/1 end else if (valid_o && !ready_i) begin Tests: T1 T2 T3  102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 unreachable mask <= ppc_out; 104 end MISSING_ELSE 105 end 106 107 if (EnDataPort == 1) begin: gen_datapath 108 always_comb begin 109 1/1 data_o = '0; Tests: T1 T2 T3  110 1/1 for (int i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  111 1/1 if (winner[i]) begin Tests: T1 T2 T3  112 1/1 data_o = data_i[i]; Tests: T2 T4 T6  113 end MISSING_ELSE 114 end 115 end 116 end else begin: gen_nodatapath 117 assign data_o = '1; 118 // The following signal is used to avoid possible lint errors. 119 logic [DW-1:0] unused_data [N]; 120 assign unused_data = data_i; 121 end 122 123 always_comb begin 124 1/1 idx_o = '0; Tests: T1 T2 T3  125 1/1 for (int unsigned i = 0 ; i < N ; i++) begin Tests: T1 T2 T3  126 1/1 if (winner[i]) begin Tests: T1 T2 T3  127 1/1 idx_o = i[IdxW-1:0]; Tests: T2 T4 T6  128 end MISSING_ELSE

Cond Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalCoveredPercent
Conditions9888.89
Logical9888.89
Non-Logical00
Event00

 LINE       76
 EXPRESSION (((|gen_normal_case.masked_req)) ? gen_normal_case.masked_req : req_i)
             ---------------1---------------
-1-StatusTests
0CoveredT1,T2,T3
1CoveredT2,T4,T25

 LINE       84
 EXPRESSION (gen_normal_case.ppc_out[(i - 1)] | gen_normal_case.arb_req[i])
             ----------------1---------------   -------------2------------
-1--2-StatusTests
00CoveredT1,T2,T3
01CoveredT2,T4,T25
10CoveredT2,T4,T6

 LINE       90
 EXPRESSION (ready_i ? gen_normal_case.winner : '0)
             ---1---
-1-StatusTests
0Unreachable
1CoveredT1,T2,T3

 LINE       98
 EXPRESSION (valid_o && ready_i)
             ---1---    ---2---
-1--2-StatusTests
01CoveredT1,T2,T3
10Unreachable
11CoveredT2,T4,T6

 LINE       101
 EXPRESSION (valid_o && ((!ready_i)))
             ---1---    ------2-----
-1--2-StatusTests
01Unreachable
10Not Covered
11Unreachable

Branch Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
Line No.TotalCoveredPercent
Branches 10 10 100.00
TERNARY 76 2 2 100.00
TERNARY 90 1 1 100.00
IF 96 3 3 100.00
IF 126 2 2 100.00
IF 111 2 2 100.00


76 assign arb_req = (|masked_req) ? masked_req : req_i; -1- ==> ==>

Branches:
-1-StatusTests
1 Covered T2,T4,T25
0 Covered T1,T2,T3


90 assign gnt_o = (ready_i) ? winner : '0; -1- ==> ==> (Unreachable)

Branches:
-1-StatusTests
1 Covered T1,T2,T3
0 Unreachable


96 if (!rst_ni) begin -1- 97 mask <= '0; ==> 98 end else if (valid_o && ready_i) begin -2- 99 // Latch only when requests accepted 100 mask <= mask_next; ==> 101 end else if (valid_o && !ready_i) begin -3- 102 // Downstream isn't yet ready so, keep current request alive. (First come first serve) 103 mask <= ppc_out; ==> (Unreachable) 104 end MISSING_ELSE ==>

Branches:
-1--2--3-StatusTests
1 - - Covered T1,T2,T3
0 1 - Covered T2,T4,T6
0 0 1 Unreachable
0 0 0 Covered T1,T2,T3


126 if (winner[i]) begin -1- 127 idx_o = i[IdxW-1:0]; ==> 128 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T2,T4,T6
0 Covered T1,T2,T3


111 if (winner[i]) begin -1- 112 data_o = data_i[i]; ==> 113 end MISSING_ELSE ==>

Branches:
-1-StatusTests
1 Covered T2,T4,T6
0 Covered T1,T2,T3


Assert Coverage for Instance : tb.dut.u_sys_sram_arbiter.gen_arb_ppc.u_reqarb
TotalAttemptedPercentSucceeded/MatchedPercent
Assertions 16 16 100.00 13 81.25
Cover properties 0 0 0
Cover sequences 0 0 0
Total 16 16 100.00 13 81.25




Assertion Details

NameAttemptsReal SuccessesFailuresIncomplete
CheckHotOne_A 457469403 457379385 0 0
CheckNGreaterZero_A 975 975 0 0
GntImpliesReady_A 457469403 2288032 0 0
GntImpliesValid_A 457469403 2288032 0 0
GrantKnown_A 457469403 457379385 0 0
IdxKnown_A 457469403 457379385 0 0
IndexIsCorrect_A 457469403 2288032 0 0
LockArbDecision_A 457469403 0 0 0
NoReadyValidNoGrant_A 457469403 0 0 0
ReadyAndValidImplyGrant_A 457469403 2288032 0 0
ReqAndReadyImplyGrant_A 457469403 2288032 0 0
ReqImpliesValid_A 457469403 2288032 0 0
ReqStaysHighUntilGranted0_M 457469403 0 0 0
RoundRobin_A 457469403 3 0 975
ValidKnown_A 457469403 457379385 0 0
gen_data_port_assertion.DataFlow_A 457469403 2288032 0 0


CheckHotOne_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 457379385 0 0
T1 1187 1103 0 0
T2 3284 3207 0 0
T3 1100 1031 0 0
T4 1935 1847 0 0
T5 7895 7807 0 0
T6 15384 15288 0 0
T7 8219 8131 0 0
T8 1120 1059 0 0
T9 19600 19524 0 0
T10 7938 5611 0 0

CheckNGreaterZero_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 975 975 0 0
T1 1 1 0 0
T2 1 1 0 0
T3 1 1 0 0
T4 1 1 0 0
T5 1 1 0 0
T6 1 1 0 0
T7 1 1 0 0
T8 1 1 0 0
T9 1 1 0 0
T10 1 1 0 0

GntImpliesReady_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 2288032 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 1935 30 0 0
T5 7895 0 0 0
T6 15384 832 0 0
T7 8219 832 0 0
T8 1120 0 0 0
T9 19600 832 0 0
T10 7938 0 0 0
T11 31698 1344 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 31 0 0
T25 0 200 0 0

GntImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 2288032 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 1935 30 0 0
T5 7895 0 0 0
T6 15384 832 0 0
T7 8219 832 0 0
T8 1120 0 0 0
T9 19600 832 0 0
T10 7938 0 0 0
T11 31698 1344 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 31 0 0
T25 0 200 0 0

GrantKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 457379385 0 0
T1 1187 1103 0 0
T2 3284 3207 0 0
T3 1100 1031 0 0
T4 1935 1847 0 0
T5 7895 7807 0 0
T6 15384 15288 0 0
T7 8219 8131 0 0
T8 1120 1059 0 0
T9 19600 19524 0 0
T10 7938 5611 0 0

IdxKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 457379385 0 0
T1 1187 1103 0 0
T2 3284 3207 0 0
T3 1100 1031 0 0
T4 1935 1847 0 0
T5 7895 7807 0 0
T6 15384 15288 0 0
T7 8219 8131 0 0
T8 1120 1059 0 0
T9 19600 19524 0 0
T10 7938 5611 0 0

IndexIsCorrect_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 2288032 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 1935 30 0 0
T5 7895 0 0 0
T6 15384 832 0 0
T7 8219 832 0 0
T8 1120 0 0 0
T9 19600 832 0 0
T10 7938 0 0 0
T11 31698 1344 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 31 0 0
T25 0 200 0 0

LockArbDecision_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 0 0 0

NoReadyValidNoGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 0 0 0

ReadyAndValidImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 2288032 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 1935 30 0 0
T5 7895 0 0 0
T6 15384 832 0 0
T7 8219 832 0 0
T8 1120 0 0 0
T9 19600 832 0 0
T10 7938 0 0 0
T11 31698 1344 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 31 0 0
T25 0 200 0 0

ReqAndReadyImplyGrant_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 2288032 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 1935 30 0 0
T5 7895 0 0 0
T6 15384 832 0 0
T7 8219 832 0 0
T8 1120 0 0 0
T9 19600 832 0 0
T10 7938 0 0 0
T11 31698 1344 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 31 0 0
T25 0 200 0 0

ReqImpliesValid_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 2288032 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 1935 30 0 0
T5 7895 0 0 0
T6 15384 832 0 0
T7 8219 832 0 0
T8 1120 0 0 0
T9 19600 832 0 0
T10 7938 0 0 0
T11 31698 1344 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 31 0 0
T25 0 200 0 0

ReqStaysHighUntilGranted0_M
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 0 0 0

RoundRobin_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 3 0 975
T40 0 1 0 0
T65 264347 1 0 1
T66 0 1 0 0
T67 29963 0 0 1
T68 1633 0 0 1
T69 3451 0 0 1
T70 13933 0 0 1
T71 225802 0 0 1
T72 662336 0 0 1
T73 32293 0 0 1
T74 73544 0 0 1
T75 586707 0 0 1

ValidKnown_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 457379385 0 0
T1 1187 1103 0 0
T2 3284 3207 0 0
T3 1100 1031 0 0
T4 1935 1847 0 0
T5 7895 7807 0 0
T6 15384 15288 0 0
T7 8219 8131 0 0
T8 1120 1059 0 0
T9 19600 19524 0 0
T10 7938 5611 0 0

gen_data_port_assertion.DataFlow_A
NameAttemptsReal SuccessesFailuresIncomplete
Total 457469403 2288032 0 0
T2 3284 200 0 0
T3 1100 0 0 0
T4 1935 30 0 0
T5 7895 0 0 0
T6 15384 832 0 0
T7 8219 832 0 0
T8 1120 0 0 0
T9 19600 832 0 0
T10 7938 0 0 0
T11 31698 1344 0 0
T13 0 832 0 0
T14 0 832 0 0
T16 0 31 0 0
T25 0 200 0 0

0% 10% 20% 30% 40% 50% 60% 70% 80% 90% 100%