Line Coverage for Module :
tlul_sram_byte
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 702 | 1 | 1 | 100.00 |
CONT_ASSIGN | 703 | 1 | 1 | 100.00 |
CONT_ASSIGN | 704 | 1 | 1 | 100.00 |
CONT_ASSIGN | 710 | 0 | 0 | |
CONT_ASSIGN | 716 | 0 | 0 | |
CONT_ASSIGN | 717 | 0 | 0 | |
701 // In this case we pass everything just through.
702 1/1 assign tl_sram_o = tl_i;
Tests: T1 T2 T3
703 1/1 assign tl_o = tl_sram_i;
Tests: T1 T2 T3
704 1/1 assign error_o = error_i;
Tests: T1 T2 T4
705 assign alert_o = 1'b0;
706 assign compound_txn_in_progress_o = 1'b0;
707
708 // Signal only used in readback mode.
709 mubi4_t unused_readback_en;
710 unreachable assign unused_readback_en = readback_en_i;
711
712 end
713
714 // Signals only used for SVA.
715 logic unused_write_pending, unused_wr_collision;
716 unreachable assign unused_write_pending = write_pending_i;
717 unreachable assign unused_wr_collision = wr_collision_i;
Assert Coverage for Module :
tlul_sram_byte
Assertion Details
SramReadbackAndIntg
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1950 |
1950 |
0 |
0 |
T1 |
2 |
2 |
0 |
0 |
T2 |
2 |
2 |
0 |
0 |
T3 |
2 |
2 |
0 |
0 |
T4 |
2 |
2 |
0 |
0 |
T5 |
2 |
2 |
0 |
0 |
T6 |
2 |
2 |
0 |
0 |
T7 |
2 |
2 |
0 |
0 |
T8 |
2 |
2 |
0 |
0 |
T9 |
2 |
2 |
0 |
0 |
T10 |
2 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sram_byte
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 702 | 1 | 1 | 100.00 |
CONT_ASSIGN | 703 | 1 | 1 | 100.00 |
CONT_ASSIGN | 704 | 1 | 1 | 100.00 |
CONT_ASSIGN | 710 | 0 | 0 | |
CONT_ASSIGN | 716 | 0 | 0 | |
CONT_ASSIGN | 717 | 0 | 0 | |
701 // In this case we pass everything just through.
702 1/1 assign tl_sram_o = tl_i;
Tests: T1 T2 T3
703 1/1 assign tl_o = tl_sram_i;
Tests: T1 T2 T3
704 1/1 assign error_o = error_i;
Tests: T4 T5 T6
705 assign alert_o = 1'b0;
706 assign compound_txn_in_progress_o = 1'b0;
707
708 // Signal only used in readback mode.
709 mubi4_t unused_readback_en;
710 unreachable assign unused_readback_en = readback_en_i;
711
712 end
713
714 // Signals only used for SVA.
715 logic unused_write_pending, unused_wr_collision;
716 unreachable assign unused_write_pending = write_pending_i;
717 unreachable assign unused_wr_collision = wr_collision_i;
Assert Coverage for Instance : tb.dut.u_tlul2sram_egress.u_sram_byte
Assertion Details
SramReadbackAndIntg
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
975 |
975 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sram_byte
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 702 | 1 | 1 | 100.00 |
CONT_ASSIGN | 703 | 1 | 1 | 100.00 |
CONT_ASSIGN | 704 | 1 | 1 | 100.00 |
CONT_ASSIGN | 710 | 0 | 0 | |
CONT_ASSIGN | 716 | 0 | 0 | |
CONT_ASSIGN | 717 | 0 | 0 | |
701 // In this case we pass everything just through.
702 1/1 assign tl_sram_o = tl_i;
Tests: T1 T2 T3
703 1/1 assign tl_o = tl_sram_i;
Tests: T1 T2 T3
704 1/1 assign error_o = error_i;
Tests: T1 T2 T4
705 assign alert_o = 1'b0;
706 assign compound_txn_in_progress_o = 1'b0;
707
708 // Signal only used in readback mode.
709 mubi4_t unused_readback_en;
710 unreachable assign unused_readback_en = readback_en_i;
711
712 end
713
714 // Signals only used for SVA.
715 logic unused_write_pending, unused_wr_collision;
716 unreachable assign unused_write_pending = write_pending_i;
717 unreachable assign unused_wr_collision = wr_collision_i;
Assert Coverage for Instance : tb.dut.u_tlul2sram_ingress.u_sram_byte
Assertion Details
SramReadbackAndIntg
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
975 |
975 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |