Line Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T4 T5 T8
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Module :
prim_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T8 |
0 | 1 | Covered | T10,T12,T47 |
1 | 0 | Covered | T10,T12,T47 |
1 | 1 | Covered | T10,T12,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T12,T47 |
1 | 0 | Covered | T10,T12,T47 |
1 | 1 | Covered | T10,T12,T47 |
Branch Coverage for Module :
prim_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T8 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Module :
prim_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1378265607 |
2949 |
0 |
0 |
T10 |
19336 |
7 |
0 |
0 |
T11 |
84518 |
0 |
0 |
0 |
T12 |
27856 |
4 |
0 |
0 |
T13 |
12506 |
0 |
0 |
0 |
T14 |
5974 |
0 |
0 |
0 |
T15 |
41844 |
0 |
0 |
0 |
T16 |
5422 |
0 |
0 |
0 |
T17 |
21654 |
0 |
0 |
0 |
T18 |
10242 |
0 |
0 |
0 |
T26 |
2862 |
0 |
0 |
0 |
T39 |
6378 |
0 |
0 |
0 |
T41 |
0 |
18 |
0 |
0 |
T47 |
0 |
7 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T52 |
163143 |
3 |
0 |
0 |
T53 |
0 |
9 |
0 |
0 |
T54 |
0 |
14 |
0 |
0 |
T55 |
15529 |
2 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T79 |
45927 |
0 |
0 |
0 |
T80 |
25021 |
7 |
0 |
0 |
T81 |
3167 |
0 |
0 |
0 |
T82 |
10053 |
0 |
0 |
0 |
T91 |
0 |
9 |
0 |
0 |
T92 |
0 |
5 |
0 |
0 |
T93 |
0 |
3 |
0 |
0 |
T94 |
0 |
6 |
0 |
0 |
T107 |
823 |
0 |
0 |
0 |
T108 |
1192 |
0 |
0 |
0 |
T109 |
2567 |
0 |
0 |
0 |
T138 |
0 |
7 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T184 |
0 |
7 |
0 |
0 |
T185 |
0 |
3 |
0 |
0 |
T186 |
0 |
7 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
451759575 |
2949 |
0 |
0 |
T10 |
25844 |
7 |
0 |
0 |
T11 |
9184 |
0 |
0 |
0 |
T12 |
21574 |
4 |
0 |
0 |
T13 |
1634 |
0 |
0 |
0 |
T14 |
160 |
0 |
0 |
0 |
T15 |
4832 |
0 |
0 |
0 |
T16 |
64 |
0 |
0 |
0 |
T17 |
4112 |
0 |
0 |
0 |
T21 |
84472 |
0 |
0 |
0 |
T27 |
3946 |
0 |
0 |
0 |
T41 |
0 |
18 |
0 |
0 |
T47 |
0 |
7 |
0 |
0 |
T48 |
0 |
7 |
0 |
0 |
T52 |
446092 |
3 |
0 |
0 |
T53 |
0 |
9 |
0 |
0 |
T54 |
0 |
14 |
0 |
0 |
T55 |
12613 |
2 |
0 |
0 |
T62 |
38778 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T79 |
32339 |
0 |
0 |
0 |
T80 |
21293 |
7 |
0 |
0 |
T81 |
216 |
0 |
0 |
0 |
T82 |
2120 |
0 |
0 |
0 |
T91 |
0 |
9 |
0 |
0 |
T92 |
0 |
5 |
0 |
0 |
T93 |
0 |
3 |
0 |
0 |
T94 |
0 |
6 |
0 |
0 |
T95 |
426135 |
0 |
0 |
0 |
T96 |
127006 |
0 |
0 |
0 |
T97 |
43413 |
0 |
0 |
0 |
T138 |
0 |
7 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T184 |
0 |
7 |
0 |
0 |
T185 |
0 |
3 |
0 |
0 |
T186 |
0 |
7 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T4 T5 T8
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T8 |
0 | 1 | Covered | T10,T12,T47 |
1 | 0 | Covered | T10,T12,T47 |
1 | 1 | Covered | T10,T12,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T12,T47 |
1 | 0 | Covered | T10,T12,T47 |
1 | 1 | Covered | T10,T12,T47 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T8 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_watermark_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459421869 |
163 |
0 |
0 |
T10 |
9668 |
2 |
0 |
0 |
T11 |
42259 |
0 |
0 |
0 |
T12 |
13928 |
2 |
0 |
0 |
T13 |
6253 |
0 |
0 |
0 |
T14 |
2987 |
0 |
0 |
0 |
T15 |
20922 |
0 |
0 |
0 |
T16 |
2711 |
0 |
0 |
0 |
T17 |
10827 |
0 |
0 |
0 |
T18 |
5121 |
0 |
0 |
0 |
T26 |
1431 |
0 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T184 |
0 |
2 |
0 |
0 |
T185 |
0 |
2 |
0 |
0 |
T186 |
0 |
2 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150586525 |
163 |
0 |
0 |
T10 |
12922 |
2 |
0 |
0 |
T11 |
4592 |
0 |
0 |
0 |
T12 |
10787 |
2 |
0 |
0 |
T13 |
817 |
0 |
0 |
0 |
T14 |
80 |
0 |
0 |
0 |
T15 |
2416 |
0 |
0 |
0 |
T16 |
32 |
0 |
0 |
0 |
T17 |
2056 |
0 |
0 |
0 |
T21 |
42236 |
0 |
0 |
0 |
T27 |
1973 |
0 |
0 |
0 |
T47 |
0 |
2 |
0 |
0 |
T48 |
0 |
2 |
0 |
0 |
T80 |
0 |
2 |
0 |
0 |
T138 |
0 |
2 |
0 |
0 |
T139 |
0 |
1 |
0 |
0 |
T184 |
0 |
2 |
0 |
0 |
T185 |
0 |
2 |
0 |
0 |
T186 |
0 |
2 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T4 T5 T8
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T8 |
0 | 1 | Covered | T10,T12,T47 |
1 | 0 | Covered | T10,T12,T47 |
1 | 1 | Covered | T10,T12,T47 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T10,T12,T47 |
1 | 0 | Covered | T10,T12,T47 |
1 | 1 | Covered | T10,T12,T47 |
Branch Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T8 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_flash_readbuf_flip_pulse_sync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459421869 |
308 |
0 |
0 |
T10 |
9668 |
5 |
0 |
0 |
T11 |
42259 |
0 |
0 |
0 |
T12 |
13928 |
2 |
0 |
0 |
T13 |
6253 |
0 |
0 |
0 |
T14 |
2987 |
0 |
0 |
0 |
T15 |
20922 |
0 |
0 |
0 |
T16 |
2711 |
0 |
0 |
0 |
T17 |
10827 |
0 |
0 |
0 |
T18 |
5121 |
0 |
0 |
0 |
T26 |
1431 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T80 |
0 |
5 |
0 |
0 |
T138 |
0 |
5 |
0 |
0 |
T184 |
0 |
5 |
0 |
0 |
T185 |
0 |
1 |
0 |
0 |
T186 |
0 |
5 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150586525 |
308 |
0 |
0 |
T10 |
12922 |
5 |
0 |
0 |
T11 |
4592 |
0 |
0 |
0 |
T12 |
10787 |
2 |
0 |
0 |
T13 |
817 |
0 |
0 |
0 |
T14 |
80 |
0 |
0 |
0 |
T15 |
2416 |
0 |
0 |
0 |
T16 |
32 |
0 |
0 |
0 |
T17 |
2056 |
0 |
0 |
0 |
T21 |
42236 |
0 |
0 |
0 |
T27 |
1973 |
0 |
0 |
0 |
T47 |
0 |
5 |
0 |
0 |
T48 |
0 |
5 |
0 |
0 |
T55 |
0 |
2 |
0 |
0 |
T80 |
0 |
5 |
0 |
0 |
T138 |
0 |
5 |
0 |
0 |
T184 |
0 |
5 |
0 |
0 |
T185 |
0 |
1 |
0 |
0 |
T186 |
0 |
5 |
0 |
0 |
Line Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
TOTAL | | 7 | 7 | 100.00 |
ALWAYS | 31 | 3 | 3 | 100.00 |
CONT_ASSIGN | 49 | 0 | 0 | |
CONT_ASSIGN | 52 | 0 | 0 | |
ALWAYS | 55 | 0 | 0 | |
ALWAYS | 89 | 3 | 3 | 100.00 |
CONT_ASSIGN | 97 | 1 | 1 | 100.00 |
30 always_ff @(posedge clk_src_i or negedge rst_src_ni) begin
31 1/1 if (!rst_src_ni) begin
Tests: T1 T2 T3
32 1/1 src_level <= 1'b0;
Tests: T1 T2 T3
33 end else begin
34 1/1 src_level <= src_level ^ src_pulse_i;
Tests: T4 T5 T8
35 end
36 end
37
38
39 // source active must come far enough such that the destination domain has time
40 // to create a valid pulse.
41 `ifdef INC_ASSERT
42 //VCS coverage off
43 // pragma coverage off
44
45 // source active flag tracks whether there is an ongoing "toggle" event.
46 // Until this toggle event is accepted by the destination domain (negative edge of
47 // of the pulse output), the source side cannot toggle again.
48 logic effective_rst_n;
49 unreachable assign effective_rst_n = rst_src_ni && dst_pulse_o;
50
51 logic src_active_flag_d, src_active_flag_q;
52 unreachable assign src_active_flag_d = src_pulse_i || src_active_flag_q;
53
54 always_ff @(posedge clk_src_i or negedge effective_rst_n) begin
55 unreachable if (!effective_rst_n) begin
56 unreachable src_active_flag_q <= '0;
57 end else begin
58 unreachable src_active_flag_q <= src_active_flag_d;
59 end
60 end
61
62 //VCS coverage on
63 // pragma coverage on
64
65 `ASSERT(SrcPulseCheck_M, src_pulse_i |-> !src_active_flag_q, clk_src_i, !rst_src_ni)
66 `endif
67
68 //////////////////////////////////////////////////////////
69 // synchronize level signal to destination clock domain //
70 //////////////////////////////////////////////////////////
71 logic dst_level;
72
73 prim_flop_2sync #(.Width(1)) prim_flop_2sync (
74 // source clock domain
75 .d_i (src_level),
76 // destination clock domain
77 .clk_i (clk_dst_i),
78 .rst_ni (rst_dst_ni),
79 .q_o (dst_level)
80 );
81
82 ////////////////////////////////////////
83 // convert level signal back to pulse //
84 ////////////////////////////////////////
85 logic dst_level_q;
86
87 // delay dst_level by 1 cycle
88 always_ff @(posedge clk_dst_i or negedge rst_dst_ni) begin
89 1/1 if (!rst_dst_ni) begin
Tests: T1 T2 T3
90 1/1 dst_level_q <= 1'b0;
Tests: T1 T2 T3
91 end else begin
92 1/1 dst_level_q <= dst_level;
Tests: T1 T2 T3
93 end
94 end
95
96 // edge detection
97 1/1 assign dst_pulse_o = dst_level_q ^ dst_level;
Tests: T1 T2 T3
Cond Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Total | Covered | Percent |
Conditions | 8 | 8 | 100.00 |
Logical | 8 | 8 | 100.00 |
Non-Logical | 0 | 0 | |
Event | 0 | 0 | |
LINE 34
EXPRESSION (src_level ^ src_pulse_i)
----1---- -----2-----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T4,T5,T8 |
0 | 1 | Covered | T52,T62,T53 |
1 | 0 | Covered | T52,T62,T53 |
1 | 1 | Covered | T52,T62,T53 |
LINE 97
EXPRESSION (dst_level_q ^ dst_level)
-----1----- ----2----
-1- | -2- | Status | Tests |
0 | 0 | Covered | T1,T2,T3 |
0 | 1 | Covered | T52,T62,T53 |
1 | 0 | Covered | T52,T62,T53 |
1 | 1 | Covered | T52,T62,T53 |
Branch Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
| Line No. | Total | Covered | Percent |
Branches |
|
4 |
4 |
100.00 |
IF |
31 |
2 |
2 |
100.00 |
IF |
89 |
2 |
2 |
100.00 |
31 if (!rst_src_ni) begin
-1-
32 src_level <= 1'b0;
==>
33 end else begin
34 src_level <= src_level ^ src_pulse_i;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T4,T5,T8 |
89 if (!rst_dst_ni) begin
-1-
90 dst_level_q <= 1'b0;
==>
91 end else begin
92 dst_level_q <= dst_level;
==>
Branches:
-1- | Status | Tests |
1 |
Covered |
T1,T2,T3 |
0 |
Covered |
T1,T2,T3 |
Assert Coverage for Instance : tb.dut.u_upload.u_payloadptr_clr_psync
Assertion Details
DstPulseCheck_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
459421869 |
2478 |
0 |
0 |
T39 |
6378 |
0 |
0 |
0 |
T41 |
0 |
18 |
0 |
0 |
T52 |
163143 |
3 |
0 |
0 |
T53 |
0 |
9 |
0 |
0 |
T54 |
0 |
14 |
0 |
0 |
T55 |
15529 |
0 |
0 |
0 |
T62 |
0 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T79 |
45927 |
0 |
0 |
0 |
T80 |
25021 |
0 |
0 |
0 |
T81 |
3167 |
0 |
0 |
0 |
T82 |
10053 |
0 |
0 |
0 |
T91 |
0 |
9 |
0 |
0 |
T92 |
0 |
5 |
0 |
0 |
T93 |
0 |
3 |
0 |
0 |
T94 |
0 |
6 |
0 |
0 |
T107 |
823 |
0 |
0 |
0 |
T108 |
1192 |
0 |
0 |
0 |
T109 |
2567 |
0 |
0 |
0 |
SrcPulseCheck_M
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
150586525 |
2478 |
0 |
0 |
T41 |
0 |
18 |
0 |
0 |
T52 |
446092 |
3 |
0 |
0 |
T53 |
0 |
9 |
0 |
0 |
T54 |
0 |
14 |
0 |
0 |
T55 |
12613 |
0 |
0 |
0 |
T62 |
38778 |
2 |
0 |
0 |
T67 |
0 |
2 |
0 |
0 |
T79 |
32339 |
0 |
0 |
0 |
T80 |
21293 |
0 |
0 |
0 |
T81 |
216 |
0 |
0 |
0 |
T82 |
2120 |
0 |
0 |
0 |
T91 |
0 |
9 |
0 |
0 |
T92 |
0 |
5 |
0 |
0 |
T93 |
0 |
3 |
0 |
0 |
T94 |
0 |
6 |
0 |
0 |
T95 |
426135 |
0 |
0 |
0 |
T96 |
127006 |
0 |
0 |
0 |
T97 |
43413 |
0 |
0 |
0 |