Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
858 |
858 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
994869401 |
994761710 |
0 |
0 |
T1 |
510609 |
510552 |
0 |
0 |
T2 |
105878 |
105877 |
0 |
0 |
T3 |
63227 |
63157 |
0 |
0 |
T4 |
497454 |
497376 |
0 |
0 |
T5 |
74009 |
73919 |
0 |
0 |
T9 |
1353 |
1269 |
0 |
0 |
T10 |
60123 |
59987 |
0 |
0 |
T11 |
394820 |
394747 |
0 |
0 |
T12 |
623978 |
623905 |
0 |
0 |
T13 |
240382 |
240317 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
994869401 |
994750796 |
0 |
2574 |
T1 |
510609 |
510549 |
0 |
3 |
T2 |
105878 |
105877 |
0 |
3 |
T3 |
63227 |
63154 |
0 |
3 |
T4 |
497454 |
497373 |
0 |
3 |
T5 |
74009 |
73916 |
0 |
3 |
T9 |
1353 |
1266 |
0 |
3 |
T10 |
60123 |
59954 |
0 |
3 |
T11 |
394820 |
394744 |
0 |
3 |
T12 |
623978 |
623902 |
0 |
3 |
T13 |
240382 |
240314 |
0 |
3 |