Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
847 |
847 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1013613878 |
1013504423 |
0 |
0 |
T1 |
157967 |
157660 |
0 |
0 |
T2 |
619470 |
619402 |
0 |
0 |
T3 |
707356 |
707161 |
0 |
0 |
T4 |
197597 |
197532 |
0 |
0 |
T9 |
108326 |
108321 |
0 |
0 |
T10 |
319845 |
319755 |
0 |
0 |
T11 |
882662 |
882583 |
0 |
0 |
T12 |
890 |
819 |
0 |
0 |
T13 |
156329 |
156265 |
0 |
0 |
T14 |
242116 |
242055 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1013613878 |
1013494332 |
0 |
2541 |
T1 |
157967 |
157627 |
0 |
3 |
T2 |
619470 |
619399 |
0 |
3 |
T3 |
707356 |
707089 |
0 |
3 |
T4 |
197597 |
197529 |
0 |
3 |
T9 |
108326 |
108321 |
0 |
3 |
T10 |
319845 |
319752 |
0 |
3 |
T11 |
882662 |
882580 |
0 |
3 |
T12 |
890 |
816 |
0 |
3 |
T13 |
156329 |
156262 |
0 |
3 |
T14 |
242116 |
242052 |
0 |
3 |