Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
852 |
852 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1017873008 |
1017763691 |
0 |
0 |
T1 |
589246 |
588688 |
0 |
0 |
T2 |
497187 |
497123 |
0 |
0 |
T3 |
885409 |
885345 |
0 |
0 |
T4 |
828830 |
828825 |
0 |
0 |
T5 |
77001 |
76950 |
0 |
0 |
T6 |
103241 |
103237 |
0 |
0 |
T8 |
33795 |
33724 |
0 |
0 |
T9 |
165519 |
165518 |
0 |
0 |
T10 |
78583 |
78512 |
0 |
0 |
T11 |
1495 |
1425 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1017873008 |
1017753729 |
0 |
2556 |
T1 |
589246 |
588625 |
0 |
3 |
T2 |
497187 |
497120 |
0 |
3 |
T3 |
885409 |
885342 |
0 |
3 |
T4 |
828830 |
828825 |
0 |
3 |
T5 |
77001 |
76947 |
0 |
3 |
T6 |
103241 |
103237 |
0 |
3 |
T8 |
33795 |
33721 |
0 |
3 |
T9 |
165519 |
165518 |
0 |
3 |
T10 |
78583 |
78509 |
0 |
3 |
T11 |
1495 |
1422 |
0 |
3 |