Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
835 |
835 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903320257 |
903218281 |
0 |
0 |
T1 |
337365 |
337297 |
0 |
0 |
T2 |
70158 |
70102 |
0 |
0 |
T3 |
774043 |
773980 |
0 |
0 |
T7 |
106516 |
106440 |
0 |
0 |
T8 |
329434 |
329364 |
0 |
0 |
T9 |
107751 |
107750 |
0 |
0 |
T10 |
73727 |
73657 |
0 |
0 |
T11 |
222895 |
222889 |
0 |
0 |
T12 |
34237 |
34187 |
0 |
0 |
T13 |
221136 |
221131 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903320257 |
903207540 |
0 |
2505 |
T1 |
337365 |
337294 |
0 |
3 |
T2 |
70158 |
70099 |
0 |
3 |
T3 |
774043 |
773964 |
0 |
3 |
T7 |
106516 |
106437 |
0 |
3 |
T8 |
329434 |
329361 |
0 |
3 |
T9 |
107751 |
107750 |
0 |
3 |
T10 |
73727 |
73654 |
0 |
3 |
T11 |
222895 |
222889 |
0 |
3 |
T12 |
34237 |
34184 |
0 |
3 |
T13 |
221136 |
221131 |
0 |
3 |