Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
849 |
849 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
963007377 |
962896983 |
0 |
0 |
T1 |
69802 |
69741 |
0 |
0 |
T2 |
428895 |
428845 |
0 |
0 |
T3 |
956 |
891 |
0 |
0 |
T4 |
937457 |
936258 |
0 |
0 |
T5 |
163081 |
163076 |
0 |
0 |
T9 |
609491 |
609441 |
0 |
0 |
T10 |
870183 |
870127 |
0 |
0 |
T11 |
113112 |
113018 |
0 |
0 |
T12 |
71694 |
71638 |
0 |
0 |
T13 |
68957 |
68867 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
963007377 |
962885885 |
0 |
2547 |
T1 |
69802 |
69738 |
0 |
3 |
T2 |
428895 |
428842 |
0 |
3 |
T3 |
956 |
888 |
0 |
3 |
T4 |
937457 |
936192 |
0 |
3 |
T5 |
163081 |
163075 |
0 |
3 |
T9 |
609491 |
609438 |
0 |
3 |
T10 |
870183 |
870124 |
0 |
3 |
T11 |
113112 |
113015 |
0 |
3 |
T12 |
71694 |
71635 |
0 |
3 |
T13 |
68957 |
68864 |
0 |
3 |