Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
846 |
846 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
845313843 |
845212296 |
0 |
0 |
T1 |
156527 |
156457 |
0 |
0 |
T2 |
100957 |
100906 |
0 |
0 |
T3 |
626066 |
626001 |
0 |
0 |
T4 |
81708 |
81650 |
0 |
0 |
T5 |
159762 |
159755 |
0 |
0 |
T6 |
447260 |
447201 |
0 |
0 |
T10 |
76737 |
76687 |
0 |
0 |
T11 |
370781 |
370773 |
0 |
0 |
T12 |
57478 |
57120 |
0 |
0 |
T13 |
937212 |
937128 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
845313843 |
845202082 |
0 |
2538 |
T1 |
156527 |
156454 |
0 |
3 |
T2 |
100957 |
100903 |
0 |
3 |
T3 |
626066 |
625998 |
0 |
3 |
T4 |
81708 |
81647 |
0 |
3 |
T5 |
159762 |
159755 |
0 |
3 |
T6 |
447260 |
447198 |
0 |
3 |
T10 |
76737 |
76684 |
0 |
3 |
T11 |
370781 |
370773 |
0 |
3 |
T12 |
57478 |
57087 |
0 |
3 |
T13 |
937212 |
937125 |
0 |
3 |