Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
799 |
799 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
905417694 |
905326405 |
0 |
0 |
T1 |
122697 |
122688 |
0 |
0 |
T2 |
486709 |
486656 |
0 |
0 |
T3 |
33868 |
33788 |
0 |
0 |
T4 |
897484 |
897259 |
0 |
0 |
T5 |
184895 |
184892 |
0 |
0 |
T8 |
655379 |
655322 |
0 |
0 |
T9 |
113238 |
113232 |
0 |
0 |
T10 |
164313 |
164307 |
0 |
0 |
T11 |
126718 |
126709 |
0 |
0 |
T12 |
234118 |
234066 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
905417694 |
905316745 |
0 |
2397 |
T1 |
122697 |
122688 |
0 |
3 |
T2 |
486709 |
486653 |
0 |
3 |
T3 |
33868 |
33785 |
0 |
3 |
T4 |
897484 |
897153 |
0 |
3 |
T5 |
184895 |
184892 |
0 |
3 |
T8 |
655379 |
655319 |
0 |
3 |
T9 |
113238 |
113232 |
0 |
3 |
T10 |
164313 |
164307 |
0 |
3 |
T11 |
126718 |
126709 |
0 |
3 |
T12 |
234118 |
234063 |
0 |
3 |