Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
805 |
805 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
927915092 |
927807891 |
0 |
0 |
T1 |
83209 |
83154 |
0 |
0 |
T2 |
40646 |
40593 |
0 |
0 |
T3 |
528115 |
527960 |
0 |
0 |
T4 |
477789 |
477724 |
0 |
0 |
T5 |
96996 |
96935 |
0 |
0 |
T6 |
310654 |
310577 |
0 |
0 |
T10 |
34557 |
34493 |
0 |
0 |
T11 |
113658 |
113657 |
0 |
0 |
T12 |
165618 |
165616 |
0 |
0 |
T13 |
232185 |
232178 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
927915092 |
927798428 |
0 |
2415 |
T1 |
83209 |
83151 |
0 |
3 |
T2 |
40646 |
40590 |
0 |
3 |
T3 |
528115 |
527891 |
0 |
3 |
T4 |
477789 |
477721 |
0 |
3 |
T5 |
96996 |
96932 |
0 |
3 |
T6 |
310654 |
310574 |
0 |
3 |
T10 |
34557 |
34490 |
0 |
3 |
T11 |
113658 |
113657 |
0 |
3 |
T12 |
165618 |
165616 |
0 |
3 |
T13 |
232185 |
232178 |
0 |
3 |