Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
791 |
791 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1035841107 |
1035739269 |
0 |
0 |
T1 |
261626 |
261576 |
0 |
0 |
T2 |
529370 |
529312 |
0 |
0 |
T3 |
178993 |
178986 |
0 |
0 |
T4 |
452224 |
452151 |
0 |
0 |
T5 |
410462 |
410403 |
0 |
0 |
T9 |
197728 |
197653 |
0 |
0 |
T10 |
75714 |
75662 |
0 |
0 |
T11 |
70098 |
70046 |
0 |
0 |
T12 |
73139 |
73066 |
0 |
0 |
T13 |
34107 |
34052 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1035841107 |
1035729186 |
0 |
2373 |
T1 |
261626 |
261573 |
0 |
3 |
T2 |
529370 |
529309 |
0 |
3 |
T3 |
178993 |
178986 |
0 |
3 |
T4 |
452224 |
452148 |
0 |
3 |
T5 |
410462 |
410400 |
0 |
3 |
T9 |
197728 |
197650 |
0 |
3 |
T10 |
75714 |
75659 |
0 |
3 |
T11 |
70098 |
70043 |
0 |
3 |
T12 |
73139 |
73063 |
0 |
3 |
T13 |
34107 |
34049 |
0 |
3 |