Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
800 |
800 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
975506298 |
975405044 |
0 |
0 |
T1 |
95839 |
95761 |
0 |
0 |
T2 |
50968 |
50918 |
0 |
0 |
T3 |
999539 |
999478 |
0 |
0 |
T4 |
275890 |
275883 |
0 |
0 |
T5 |
197442 |
197379 |
0 |
0 |
T9 |
951490 |
951434 |
0 |
0 |
T10 |
415085 |
415034 |
0 |
0 |
T11 |
103166 |
103159 |
0 |
0 |
T12 |
378515 |
378435 |
0 |
0 |
T13 |
615110 |
615050 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
975506298 |
975395955 |
0 |
2400 |
T1 |
95839 |
95758 |
0 |
3 |
T2 |
50968 |
50915 |
0 |
3 |
T3 |
999539 |
999475 |
0 |
3 |
T4 |
275890 |
275882 |
0 |
3 |
T5 |
197442 |
197376 |
0 |
3 |
T9 |
951490 |
951431 |
0 |
3 |
T10 |
415085 |
415031 |
0 |
3 |
T11 |
103166 |
103158 |
0 |
3 |
T12 |
378515 |
378432 |
0 |
3 |
T13 |
615110 |
615047 |
0 |
3 |