Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
885 |
885 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1100403540 |
1100289882 |
0 |
0 |
T1 |
129833 |
129825 |
0 |
0 |
T2 |
86356 |
86269 |
0 |
0 |
T3 |
134581 |
134574 |
0 |
0 |
T7 |
75212 |
75155 |
0 |
0 |
T8 |
247874 |
247869 |
0 |
0 |
T9 |
235749 |
235695 |
0 |
0 |
T10 |
437814 |
437747 |
0 |
0 |
T11 |
76464 |
76380 |
0 |
0 |
T12 |
137301 |
137227 |
0 |
0 |
T13 |
451912 |
451834 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1100403540 |
1100278574 |
0 |
2655 |
T1 |
129833 |
129825 |
0 |
3 |
T2 |
86356 |
86251 |
0 |
3 |
T3 |
134581 |
134573 |
0 |
3 |
T7 |
75212 |
75152 |
0 |
3 |
T8 |
247874 |
247869 |
0 |
3 |
T9 |
235749 |
235692 |
0 |
3 |
T10 |
437814 |
437744 |
0 |
3 |
T11 |
76464 |
76377 |
0 |
3 |
T12 |
137301 |
137224 |
0 |
3 |
T13 |
451912 |
451831 |
0 |
3 |