Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
891 |
891 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1159171007 |
1159060044 |
0 |
0 |
T1 |
33776 |
33709 |
0 |
0 |
T2 |
135268 |
135183 |
0 |
0 |
T3 |
172453 |
172453 |
0 |
0 |
T4 |
61557 |
61492 |
0 |
0 |
T5 |
229749 |
229709 |
0 |
0 |
T8 |
116357 |
116268 |
0 |
0 |
T9 |
34387 |
34333 |
0 |
0 |
T10 |
146130 |
146124 |
0 |
0 |
T11 |
457796 |
457735 |
0 |
0 |
T12 |
37881 |
37821 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1159171007 |
1159047837 |
0 |
2673 |
T1 |
33776 |
33706 |
0 |
3 |
T2 |
135268 |
135180 |
0 |
3 |
T3 |
172453 |
172453 |
0 |
3 |
T4 |
61557 |
61489 |
0 |
3 |
T5 |
229749 |
229688 |
0 |
3 |
T8 |
116357 |
116265 |
0 |
3 |
T9 |
34387 |
34330 |
0 |
3 |
T10 |
146130 |
146123 |
0 |
3 |
T11 |
457796 |
457732 |
0 |
3 |
T12 |
37881 |
37818 |
0 |
3 |