Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
887 |
887 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
T15 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1208033071 |
1207915571 |
0 |
0 |
T1 |
282950 |
282945 |
0 |
0 |
T2 |
831236 |
831179 |
0 |
0 |
T3 |
180808 |
180783 |
0 |
0 |
T4 |
997047 |
996974 |
0 |
0 |
T10 |
179145 |
179140 |
0 |
0 |
T11 |
69840 |
69759 |
0 |
0 |
T12 |
104214 |
104208 |
0 |
0 |
T13 |
137556 |
137550 |
0 |
0 |
T14 |
130037 |
130029 |
0 |
0 |
T15 |
318145 |
318139 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1208033071 |
1207903111 |
0 |
2661 |
T1 |
282950 |
282944 |
0 |
3 |
T2 |
831236 |
831176 |
0 |
3 |
T3 |
180808 |
180781 |
0 |
3 |
T4 |
997047 |
996971 |
0 |
3 |
T10 |
179145 |
179140 |
0 |
3 |
T11 |
69840 |
69756 |
0 |
3 |
T12 |
104214 |
104208 |
0 |
3 |
T13 |
137556 |
137550 |
0 |
3 |
T14 |
130037 |
130029 |
0 |
3 |
T15 |
318145 |
318139 |
0 |
3 |