Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
902 |
902 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1093293310 |
1093173827 |
0 |
0 |
T1 |
171426 |
171395 |
0 |
0 |
T2 |
103005 |
102999 |
0 |
0 |
T3 |
185747 |
185740 |
0 |
0 |
T4 |
243225 |
243174 |
0 |
0 |
T5 |
729881 |
729697 |
0 |
0 |
T8 |
73242 |
73189 |
0 |
0 |
T9 |
154891 |
154824 |
0 |
0 |
T10 |
103297 |
103291 |
0 |
0 |
T11 |
329153 |
329090 |
0 |
0 |
T12 |
42533 |
42481 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1093293310 |
1093159809 |
0 |
2706 |
T1 |
171426 |
171393 |
0 |
3 |
T2 |
103005 |
102998 |
0 |
3 |
T3 |
185747 |
185740 |
0 |
3 |
T4 |
243225 |
243171 |
0 |
3 |
T5 |
729881 |
729616 |
0 |
3 |
T8 |
73242 |
73186 |
0 |
3 |
T9 |
154891 |
154821 |
0 |
3 |
T10 |
103297 |
103291 |
0 |
3 |
T11 |
329153 |
329087 |
0 |
3 |
T12 |
42533 |
42478 |
0 |
3 |