Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1074008205 |
1073887468 |
0 |
0 |
T1 |
95093 |
95030 |
0 |
0 |
T2 |
113331 |
113264 |
0 |
0 |
T3 |
197862 |
197796 |
0 |
0 |
T4 |
67622 |
67572 |
0 |
0 |
T5 |
41958 |
41773 |
0 |
0 |
T6 |
470972 |
470852 |
0 |
0 |
T9 |
1096 |
1031 |
0 |
0 |
T10 |
163817 |
163809 |
0 |
0 |
T11 |
234675 |
234621 |
0 |
0 |
T12 |
1212 |
1145 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1074008205 |
1073874610 |
0 |
2700 |
T1 |
95093 |
95027 |
0 |
3 |
T2 |
113331 |
113261 |
0 |
3 |
T3 |
197862 |
197793 |
0 |
3 |
T4 |
67622 |
67569 |
0 |
3 |
T5 |
41958 |
41740 |
0 |
3 |
T6 |
470972 |
470793 |
0 |
3 |
T9 |
1096 |
1028 |
0 |
3 |
T10 |
163817 |
163809 |
0 |
3 |
T11 |
234675 |
234618 |
0 |
3 |
T12 |
1212 |
1142 |
0 |
3 |