Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
| ALWAYS | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 124 |
1 |
1 |
| 128 |
1 |
1 |
| 168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
900 |
900 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1156597067 |
1156477097 |
0 |
0 |
| T1 |
175916 |
175910 |
0 |
0 |
| T2 |
447405 |
447334 |
0 |
0 |
| T3 |
448253 |
448177 |
0 |
0 |
| T4 |
68865 |
68811 |
0 |
0 |
| T5 |
109345 |
109340 |
0 |
0 |
| T6 |
110319 |
110289 |
0 |
0 |
| T7 |
868384 |
868165 |
0 |
0 |
| T9 |
59205 |
59066 |
0 |
0 |
| T10 |
33639 |
33583 |
0 |
0 |
| T11 |
120716 |
120648 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1156597067 |
1156463806 |
0 |
2700 |
| T1 |
175916 |
175910 |
0 |
3 |
| T2 |
447405 |
447331 |
0 |
3 |
| T3 |
448253 |
448174 |
0 |
3 |
| T4 |
68865 |
68808 |
0 |
3 |
| T5 |
109345 |
109339 |
0 |
3 |
| T6 |
110319 |
110279 |
0 |
3 |
| T7 |
868384 |
868051 |
0 |
3 |
| T9 |
59205 |
59033 |
0 |
3 |
| T10 |
33639 |
33580 |
0 |
3 |
| T11 |
120716 |
120645 |
0 |
3 |