Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
901 |
901 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T8 |
1 |
1 |
0 |
0 |
T9 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1106830358 |
1106712005 |
0 |
0 |
T1 |
63855 |
63799 |
0 |
0 |
T2 |
33791 |
33720 |
0 |
0 |
T3 |
109643 |
109637 |
0 |
0 |
T4 |
130594 |
130538 |
0 |
0 |
T5 |
134757 |
134730 |
0 |
0 |
T8 |
33680 |
33625 |
0 |
0 |
T9 |
40917 |
40864 |
0 |
0 |
T10 |
464380 |
464321 |
0 |
0 |
T11 |
74520 |
74459 |
0 |
0 |
T12 |
139057 |
138950 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1106830358 |
1106697911 |
0 |
2703 |
T1 |
63855 |
63796 |
0 |
3 |
T2 |
33791 |
33717 |
0 |
3 |
T3 |
109643 |
109636 |
0 |
3 |
T4 |
130594 |
130535 |
0 |
3 |
T5 |
134757 |
134721 |
0 |
3 |
T8 |
33680 |
33622 |
0 |
3 |
T9 |
40917 |
40861 |
0 |
3 |
T10 |
464380 |
464318 |
0 |
3 |
T11 |
74520 |
74456 |
0 |
3 |
T12 |
139057 |
138917 |
0 |
3 |