Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
903 |
903 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T10 |
1 |
1 |
0 |
0 |
T11 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1126261613 |
1126133900 |
0 |
0 |
T1 |
73896 |
73831 |
0 |
0 |
T2 |
155858 |
155800 |
0 |
0 |
T3 |
76384 |
76293 |
0 |
0 |
T4 |
858646 |
858592 |
0 |
0 |
T5 |
235208 |
235125 |
0 |
0 |
T10 |
606092 |
606015 |
0 |
0 |
T11 |
33709 |
33659 |
0 |
0 |
T12 |
351405 |
351346 |
0 |
0 |
T13 |
159480 |
159474 |
0 |
0 |
T14 |
95237 |
95157 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1126261613 |
1126119859 |
0 |
2709 |
T1 |
73896 |
73828 |
0 |
3 |
T2 |
155858 |
155797 |
0 |
3 |
T3 |
76384 |
76290 |
0 |
3 |
T4 |
858646 |
858589 |
0 |
3 |
T5 |
235208 |
235122 |
0 |
3 |
T10 |
606092 |
606012 |
0 |
3 |
T11 |
33709 |
33656 |
0 |
3 |
T12 |
351405 |
351343 |
0 |
3 |
T13 |
159480 |
159474 |
0 |
3 |
T14 |
95237 |
95154 |
0 |
3 |