Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
900 |
900 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1141506533 |
1141371898 |
0 |
0 |
T1 |
394274 |
394196 |
0 |
0 |
T2 |
101658 |
101633 |
0 |
0 |
T3 |
151707 |
151706 |
0 |
0 |
T4 |
72085 |
72023 |
0 |
0 |
T5 |
69114 |
69062 |
0 |
0 |
T6 |
497607 |
497544 |
0 |
0 |
T7 |
176993 |
176988 |
0 |
0 |
T12 |
1450 |
1374 |
0 |
0 |
T13 |
198027 |
197969 |
0 |
0 |
T14 |
832 |
781 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1141506533 |
1141358103 |
0 |
2700 |
T1 |
394274 |
394193 |
0 |
3 |
T2 |
101658 |
101620 |
0 |
3 |
T3 |
151707 |
151706 |
0 |
3 |
T4 |
72085 |
72020 |
0 |
3 |
T5 |
69114 |
69059 |
0 |
3 |
T6 |
497607 |
497541 |
0 |
3 |
T7 |
176993 |
176987 |
0 |
3 |
T12 |
1450 |
1371 |
0 |
3 |
T13 |
198027 |
197966 |
0 |
3 |
T14 |
832 |
778 |
0 |
3 |