Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
| ALWAYS | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 124 |
1 |
1 |
| 128 |
1 |
1 |
| 168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
895 |
895 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T9 |
1 |
1 |
0 |
0 |
| T10 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1110034515 |
1109916204 |
0 |
0 |
| T1 |
817043 |
817010 |
0 |
0 |
| T2 |
462741 |
462668 |
0 |
0 |
| T3 |
33720 |
33664 |
0 |
0 |
| T4 |
128807 |
128800 |
0 |
0 |
| T5 |
70022 |
69947 |
0 |
0 |
| T9 |
110454 |
110453 |
0 |
0 |
| T10 |
68743 |
68688 |
0 |
0 |
| T11 |
73050 |
72991 |
0 |
0 |
| T12 |
71032 |
70948 |
0 |
0 |
| T13 |
69798 |
69718 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1110034515 |
1109902831 |
0 |
2685 |
| T1 |
817043 |
816995 |
0 |
3 |
| T2 |
462741 |
462665 |
0 |
3 |
| T3 |
33720 |
33661 |
0 |
3 |
| T4 |
128807 |
128800 |
0 |
3 |
| T5 |
70022 |
69944 |
0 |
3 |
| T9 |
110454 |
110453 |
0 |
3 |
| T10 |
68743 |
68685 |
0 |
3 |
| T11 |
73050 |
72988 |
0 |
3 |
| T12 |
71032 |
70945 |
0 |
3 |
| T13 |
69798 |
69715 |
0 |
3 |