Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
| TOTAL | | 3 | 3 | 100.00 |
| CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
| ALWAYS | 128 | 1 | 1 | 100.00 |
| CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
| Line No. | Covered | Statements | |
| 124 |
1 |
1 |
| 128 |
1 |
1 |
| 168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
897 |
897 |
0 |
0 |
| T1 |
1 |
1 |
0 |
0 |
| T2 |
1 |
1 |
0 |
0 |
| T3 |
1 |
1 |
0 |
0 |
| T4 |
1 |
1 |
0 |
0 |
| T5 |
1 |
1 |
0 |
0 |
| T6 |
1 |
1 |
0 |
0 |
| T7 |
1 |
1 |
0 |
0 |
| T11 |
1 |
1 |
0 |
0 |
| T12 |
1 |
1 |
0 |
0 |
| T13 |
1 |
1 |
0 |
0 |
OutputsKnown_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083354195 |
1083232359 |
0 |
0 |
| T1 |
155088 |
155013 |
0 |
0 |
| T2 |
33646 |
33583 |
0 |
0 |
| T3 |
482566 |
482514 |
0 |
0 |
| T4 |
107580 |
107574 |
0 |
0 |
| T5 |
73202 |
73137 |
0 |
0 |
| T6 |
688687 |
688621 |
0 |
0 |
| T7 |
821928 |
821581 |
0 |
0 |
| T11 |
71616 |
71528 |
0 |
0 |
| T12 |
617179 |
617154 |
0 |
0 |
| T13 |
174582 |
174512 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
| Name | Attempts | Real Successes | Failures | Incomplete |
| Total |
1083354195 |
1083220505 |
0 |
2691 |
| T1 |
155088 |
155010 |
0 |
3 |
| T2 |
33646 |
33580 |
0 |
3 |
| T3 |
482566 |
482511 |
0 |
3 |
| T4 |
107580 |
107574 |
0 |
3 |
| T5 |
73202 |
73134 |
0 |
3 |
| T6 |
688687 |
688618 |
0 |
3 |
| T7 |
821928 |
821509 |
0 |
3 |
| T11 |
71616 |
71525 |
0 |
3 |
| T12 |
617179 |
617153 |
0 |
3 |
| T13 |
174582 |
174509 |
0 |
3 |