Line Coverage for Module :
prim_mubi8_sync
| Line No. | Total | Covered | Percent |
TOTAL | | 3 | 3 | 100.00 |
CONT_ASSIGN | 124 | 1 | 1 | 100.00 |
ALWAYS | 128 | 1 | 1 | 100.00 |
CONT_ASSIGN | 168 | 1 | 1 | 100.00 |
WARNING: The source file '/workspace/default/sim-vcs/../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' or '../src/lowrisc_prim_mubi_0.1/rtl/prim_mubi8_sync.sv' was not found, so annotated line coverage report could not be generated.
Line No. | Covered | Statements | |
124 |
1 |
1 |
128 |
1 |
1 |
168 |
1 |
1 |
Assert Coverage for Module :
prim_mubi8_sync
Assertion Details
NumCopiesMustBeGreaterZero_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
904 |
904 |
0 |
0 |
T1 |
1 |
1 |
0 |
0 |
T2 |
1 |
1 |
0 |
0 |
T3 |
1 |
1 |
0 |
0 |
T4 |
1 |
1 |
0 |
0 |
T5 |
1 |
1 |
0 |
0 |
T6 |
1 |
1 |
0 |
0 |
T7 |
1 |
1 |
0 |
0 |
T12 |
1 |
1 |
0 |
0 |
T13 |
1 |
1 |
0 |
0 |
T14 |
1 |
1 |
0 |
0 |
OutputsKnown_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1220225482 |
1220102542 |
0 |
0 |
T1 |
77159 |
77099 |
0 |
0 |
T2 |
575766 |
575681 |
0 |
0 |
T3 |
72182 |
72112 |
0 |
0 |
T4 |
552282 |
552206 |
0 |
0 |
T5 |
547755 |
547691 |
0 |
0 |
T6 |
255104 |
255098 |
0 |
0 |
T7 |
454612 |
454552 |
0 |
0 |
T12 |
73816 |
73753 |
0 |
0 |
T13 |
35114 |
35060 |
0 |
0 |
T14 |
156738 |
156641 |
0 |
0 |
gen_flops.gen_no_stable_chks.OutputDelay_A
Name | Attempts | Real Successes | Failures | Incomplete |
Total |
1220225482 |
1220089329 |
0 |
2712 |
T1 |
77159 |
77096 |
0 |
3 |
T2 |
575766 |
575678 |
0 |
3 |
T3 |
72182 |
72109 |
0 |
3 |
T4 |
552282 |
552203 |
0 |
3 |
T5 |
547755 |
547688 |
0 |
3 |
T6 |
255104 |
255098 |
0 |
3 |
T7 |
454612 |
454549 |
0 |
3 |
T12 |
73816 |
73750 |
0 |
3 |
T13 |
35114 |
35057 |
0 |
3 |
T14 |
156738 |
156638 |
0 |
3 |